ti-sysc.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ti-sysc.c - Texas Instruments sysc interconnect target driver
  4. */
  5. #include <linux/io.h>
  6. #include <linux/clk.h>
  7. #include <linux/clkdev.h>
  8. #include <linux/cpu_pm.h>
  9. #include <linux/delay.h>
  10. #include <linux/list.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_domain.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/reset.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/slab.h>
  19. #include <linux/sys_soc.h>
  20. #include <linux/timekeeping.h>
  21. #include <linux/iopoll.h>
  22. #include <linux/platform_data/ti-sysc.h>
  23. #include <dt-bindings/bus/ti-sysc.h>
  24. #define DIS_ISP BIT(2)
  25. #define DIS_IVA BIT(1)
  26. #define DIS_SGX BIT(0)
  27. #define SOC_FLAG(match, flag) { .machine = match, .data = (void *)(flag), }
  28. #define MAX_MODULE_SOFTRESET_WAIT 10000
  29. enum sysc_soc {
  30. SOC_UNKNOWN,
  31. SOC_2420,
  32. SOC_2430,
  33. SOC_3430,
  34. SOC_AM35,
  35. SOC_3630,
  36. SOC_4430,
  37. SOC_4460,
  38. SOC_4470,
  39. SOC_5430,
  40. SOC_AM3,
  41. SOC_AM4,
  42. SOC_DRA7,
  43. };
  44. struct sysc_address {
  45. unsigned long base;
  46. struct list_head node;
  47. };
  48. struct sysc_module {
  49. struct sysc *ddata;
  50. struct list_head node;
  51. };
  52. struct sysc_soc_info {
  53. unsigned long general_purpose:1;
  54. enum sysc_soc soc;
  55. struct mutex list_lock; /* disabled and restored modules list lock */
  56. struct list_head disabled_modules;
  57. struct list_head restored_modules;
  58. struct notifier_block nb;
  59. };
  60. enum sysc_clocks {
  61. SYSC_FCK,
  62. SYSC_ICK,
  63. SYSC_OPTFCK0,
  64. SYSC_OPTFCK1,
  65. SYSC_OPTFCK2,
  66. SYSC_OPTFCK3,
  67. SYSC_OPTFCK4,
  68. SYSC_OPTFCK5,
  69. SYSC_OPTFCK6,
  70. SYSC_OPTFCK7,
  71. SYSC_MAX_CLOCKS,
  72. };
  73. static struct sysc_soc_info *sysc_soc;
  74. static const char * const reg_names[] = { "rev", "sysc", "syss", };
  75. static const char * const clock_names[SYSC_MAX_CLOCKS] = {
  76. "fck", "ick", "opt0", "opt1", "opt2", "opt3", "opt4",
  77. "opt5", "opt6", "opt7",
  78. };
  79. #define SYSC_IDLEMODE_MASK 3
  80. #define SYSC_CLOCKACTIVITY_MASK 3
  81. /**
  82. * struct sysc - TI sysc interconnect target module registers and capabilities
  83. * @dev: struct device pointer
  84. * @module_pa: physical address of the interconnect target module
  85. * @module_size: size of the interconnect target module
  86. * @module_va: virtual address of the interconnect target module
  87. * @offsets: register offsets from module base
  88. * @mdata: ti-sysc to hwmod translation data for a module
  89. * @clocks: clocks used by the interconnect target module
  90. * @clock_roles: clock role names for the found clocks
  91. * @nr_clocks: number of clocks used by the interconnect target module
  92. * @rsts: resets used by the interconnect target module
  93. * @legacy_mode: configured for legacy mode if set
  94. * @cap: interconnect target module capabilities
  95. * @cfg: interconnect target module configuration
  96. * @cookie: data used by legacy platform callbacks
  97. * @name: name if available
  98. * @revision: interconnect target module revision
  99. * @reserved: target module is reserved and already in use
  100. * @enabled: sysc runtime enabled status
  101. * @needs_resume: runtime resume needed on resume from suspend
  102. * @child_needs_resume: runtime resume needed for child on resume from suspend
  103. * @disable_on_idle: status flag used for disabling modules with resets
  104. * @idle_work: work structure used to perform delayed idle on a module
  105. * @pre_reset_quirk: module specific pre-reset quirk
  106. * @post_reset_quirk: module specific post-reset quirk
  107. * @reset_done_quirk: module specific reset done quirk
  108. * @module_enable_quirk: module specific enable quirk
  109. * @module_disable_quirk: module specific disable quirk
  110. * @module_unlock_quirk: module specific sysconfig unlock quirk
  111. * @module_lock_quirk: module specific sysconfig lock quirk
  112. */
  113. struct sysc {
  114. struct device *dev;
  115. u64 module_pa;
  116. u32 module_size;
  117. void __iomem *module_va;
  118. int offsets[SYSC_MAX_REGS];
  119. struct ti_sysc_module_data *mdata;
  120. struct clk **clocks;
  121. const char **clock_roles;
  122. int nr_clocks;
  123. struct reset_control *rsts;
  124. const char *legacy_mode;
  125. const struct sysc_capabilities *cap;
  126. struct sysc_config cfg;
  127. struct ti_sysc_cookie cookie;
  128. const char *name;
  129. u32 revision;
  130. u32 sysconfig;
  131. unsigned int reserved:1;
  132. unsigned int enabled:1;
  133. unsigned int needs_resume:1;
  134. unsigned int child_needs_resume:1;
  135. struct delayed_work idle_work;
  136. void (*pre_reset_quirk)(struct sysc *sysc);
  137. void (*post_reset_quirk)(struct sysc *sysc);
  138. void (*reset_done_quirk)(struct sysc *sysc);
  139. void (*module_enable_quirk)(struct sysc *sysc);
  140. void (*module_disable_quirk)(struct sysc *sysc);
  141. void (*module_unlock_quirk)(struct sysc *sysc);
  142. void (*module_lock_quirk)(struct sysc *sysc);
  143. };
  144. static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
  145. bool is_child);
  146. static int sysc_reset(struct sysc *ddata);
  147. static void sysc_write(struct sysc *ddata, int offset, u32 value)
  148. {
  149. if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
  150. writew_relaxed(value & 0xffff, ddata->module_va + offset);
  151. /* Only i2c revision has LO and HI register with stride of 4 */
  152. if (ddata->offsets[SYSC_REVISION] >= 0 &&
  153. offset == ddata->offsets[SYSC_REVISION]) {
  154. u16 hi = value >> 16;
  155. writew_relaxed(hi, ddata->module_va + offset + 4);
  156. }
  157. return;
  158. }
  159. writel_relaxed(value, ddata->module_va + offset);
  160. }
  161. static u32 sysc_read(struct sysc *ddata, int offset)
  162. {
  163. if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
  164. u32 val;
  165. val = readw_relaxed(ddata->module_va + offset);
  166. /* Only i2c revision has LO and HI register with stride of 4 */
  167. if (ddata->offsets[SYSC_REVISION] >= 0 &&
  168. offset == ddata->offsets[SYSC_REVISION]) {
  169. u16 tmp = readw_relaxed(ddata->module_va + offset + 4);
  170. val |= tmp << 16;
  171. }
  172. return val;
  173. }
  174. return readl_relaxed(ddata->module_va + offset);
  175. }
  176. static bool sysc_opt_clks_needed(struct sysc *ddata)
  177. {
  178. return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
  179. }
  180. static u32 sysc_read_revision(struct sysc *ddata)
  181. {
  182. int offset = ddata->offsets[SYSC_REVISION];
  183. if (offset < 0)
  184. return 0;
  185. return sysc_read(ddata, offset);
  186. }
  187. static u32 sysc_read_sysconfig(struct sysc *ddata)
  188. {
  189. int offset = ddata->offsets[SYSC_SYSCONFIG];
  190. if (offset < 0)
  191. return 0;
  192. return sysc_read(ddata, offset);
  193. }
  194. static u32 sysc_read_sysstatus(struct sysc *ddata)
  195. {
  196. int offset = ddata->offsets[SYSC_SYSSTATUS];
  197. if (offset < 0)
  198. return 0;
  199. return sysc_read(ddata, offset);
  200. }
  201. static int sysc_poll_reset_sysstatus(struct sysc *ddata)
  202. {
  203. int error, retries;
  204. u32 syss_done, rstval;
  205. if (ddata->cfg.quirks & SYSS_QUIRK_RESETDONE_INVERTED)
  206. syss_done = 0;
  207. else
  208. syss_done = ddata->cfg.syss_mask;
  209. if (likely(!timekeeping_suspended)) {
  210. error = readx_poll_timeout_atomic(sysc_read_sysstatus, ddata,
  211. rstval, (rstval & ddata->cfg.syss_mask) ==
  212. syss_done, 100, MAX_MODULE_SOFTRESET_WAIT);
  213. } else {
  214. retries = MAX_MODULE_SOFTRESET_WAIT;
  215. while (retries--) {
  216. rstval = sysc_read_sysstatus(ddata);
  217. if ((rstval & ddata->cfg.syss_mask) == syss_done)
  218. return 0;
  219. udelay(2); /* Account for udelay flakeyness */
  220. }
  221. error = -ETIMEDOUT;
  222. }
  223. return error;
  224. }
  225. static int sysc_poll_reset_sysconfig(struct sysc *ddata)
  226. {
  227. int error, retries;
  228. u32 sysc_mask, rstval;
  229. sysc_mask = BIT(ddata->cap->regbits->srst_shift);
  230. if (likely(!timekeeping_suspended)) {
  231. error = readx_poll_timeout_atomic(sysc_read_sysconfig, ddata,
  232. rstval, !(rstval & sysc_mask),
  233. 100, MAX_MODULE_SOFTRESET_WAIT);
  234. } else {
  235. retries = MAX_MODULE_SOFTRESET_WAIT;
  236. while (retries--) {
  237. rstval = sysc_read_sysconfig(ddata);
  238. if (!(rstval & sysc_mask))
  239. return 0;
  240. udelay(2); /* Account for udelay flakeyness */
  241. }
  242. error = -ETIMEDOUT;
  243. }
  244. return error;
  245. }
  246. /* Poll on reset status */
  247. static int sysc_wait_softreset(struct sysc *ddata)
  248. {
  249. int syss_offset, error = 0;
  250. if (ddata->cap->regbits->srst_shift < 0)
  251. return 0;
  252. syss_offset = ddata->offsets[SYSC_SYSSTATUS];
  253. if (syss_offset >= 0)
  254. error = sysc_poll_reset_sysstatus(ddata);
  255. else if (ddata->cfg.quirks & SYSC_QUIRK_RESET_STATUS)
  256. error = sysc_poll_reset_sysconfig(ddata);
  257. return error;
  258. }
  259. static int sysc_add_named_clock_from_child(struct sysc *ddata,
  260. const char *name,
  261. const char *optfck_name)
  262. {
  263. struct device_node *np = ddata->dev->of_node;
  264. struct device_node *child;
  265. struct clk_lookup *cl;
  266. struct clk *clock;
  267. const char *n;
  268. if (name)
  269. n = name;
  270. else
  271. n = optfck_name;
  272. /* Does the clock alias already exist? */
  273. clock = of_clk_get_by_name(np, n);
  274. if (!IS_ERR(clock)) {
  275. clk_put(clock);
  276. return 0;
  277. }
  278. child = of_get_next_available_child(np, NULL);
  279. if (!child)
  280. return -ENODEV;
  281. clock = devm_get_clk_from_child(ddata->dev, child, name);
  282. if (IS_ERR(clock))
  283. return PTR_ERR(clock);
  284. /*
  285. * Use clkdev_add() instead of clkdev_alloc() to avoid the MAX_DEV_ID
  286. * limit for clk_get(). If cl ever needs to be freed, it should be done
  287. * with clkdev_drop().
  288. */
  289. cl = kzalloc(sizeof(*cl), GFP_KERNEL);
  290. if (!cl)
  291. return -ENOMEM;
  292. cl->con_id = n;
  293. cl->dev_id = dev_name(ddata->dev);
  294. cl->clk = clock;
  295. clkdev_add(cl);
  296. clk_put(clock);
  297. return 0;
  298. }
  299. static int sysc_init_ext_opt_clock(struct sysc *ddata, const char *name)
  300. {
  301. const char *optfck_name;
  302. int error, index;
  303. if (ddata->nr_clocks < SYSC_OPTFCK0)
  304. index = SYSC_OPTFCK0;
  305. else
  306. index = ddata->nr_clocks;
  307. if (name)
  308. optfck_name = name;
  309. else
  310. optfck_name = clock_names[index];
  311. error = sysc_add_named_clock_from_child(ddata, name, optfck_name);
  312. if (error)
  313. return error;
  314. ddata->clock_roles[index] = optfck_name;
  315. ddata->nr_clocks++;
  316. return 0;
  317. }
  318. static int sysc_get_one_clock(struct sysc *ddata, const char *name)
  319. {
  320. int error, i, index = -ENODEV;
  321. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  322. index = SYSC_FCK;
  323. else if (!strncmp(clock_names[SYSC_ICK], name, 3))
  324. index = SYSC_ICK;
  325. if (index < 0) {
  326. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  327. if (!ddata->clocks[i]) {
  328. index = i;
  329. break;
  330. }
  331. }
  332. }
  333. if (index < 0) {
  334. dev_err(ddata->dev, "clock %s not added\n", name);
  335. return index;
  336. }
  337. ddata->clocks[index] = devm_clk_get(ddata->dev, name);
  338. if (IS_ERR(ddata->clocks[index])) {
  339. dev_err(ddata->dev, "clock get error for %s: %li\n",
  340. name, PTR_ERR(ddata->clocks[index]));
  341. return PTR_ERR(ddata->clocks[index]);
  342. }
  343. error = clk_prepare(ddata->clocks[index]);
  344. if (error) {
  345. dev_err(ddata->dev, "clock prepare error for %s: %i\n",
  346. name, error);
  347. return error;
  348. }
  349. return 0;
  350. }
  351. static int sysc_get_clocks(struct sysc *ddata)
  352. {
  353. struct device_node *np = ddata->dev->of_node;
  354. struct property *prop;
  355. const char *name;
  356. int nr_fck = 0, nr_ick = 0, i, error = 0;
  357. ddata->clock_roles = devm_kcalloc(ddata->dev,
  358. SYSC_MAX_CLOCKS,
  359. sizeof(*ddata->clock_roles),
  360. GFP_KERNEL);
  361. if (!ddata->clock_roles)
  362. return -ENOMEM;
  363. of_property_for_each_string(np, "clock-names", prop, name) {
  364. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  365. nr_fck++;
  366. if (!strncmp(clock_names[SYSC_ICK], name, 3))
  367. nr_ick++;
  368. ddata->clock_roles[ddata->nr_clocks] = name;
  369. ddata->nr_clocks++;
  370. }
  371. if (ddata->nr_clocks < 1)
  372. return 0;
  373. if ((ddata->cfg.quirks & SYSC_QUIRK_EXT_OPT_CLOCK)) {
  374. error = sysc_init_ext_opt_clock(ddata, NULL);
  375. if (error)
  376. return error;
  377. }
  378. if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
  379. dev_err(ddata->dev, "too many clocks for %pOF\n", np);
  380. return -EINVAL;
  381. }
  382. if (nr_fck > 1 || nr_ick > 1) {
  383. dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
  384. return -EINVAL;
  385. }
  386. /* Always add a slot for main clocks fck and ick even if unused */
  387. if (!nr_fck)
  388. ddata->nr_clocks++;
  389. if (!nr_ick)
  390. ddata->nr_clocks++;
  391. ddata->clocks = devm_kcalloc(ddata->dev,
  392. ddata->nr_clocks, sizeof(*ddata->clocks),
  393. GFP_KERNEL);
  394. if (!ddata->clocks)
  395. return -ENOMEM;
  396. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  397. const char *name = ddata->clock_roles[i];
  398. if (!name)
  399. continue;
  400. error = sysc_get_one_clock(ddata, name);
  401. if (error)
  402. return error;
  403. }
  404. return 0;
  405. }
  406. static int sysc_enable_main_clocks(struct sysc *ddata)
  407. {
  408. struct clk *clock;
  409. int i, error;
  410. if (!ddata->clocks)
  411. return 0;
  412. for (i = 0; i < SYSC_OPTFCK0; i++) {
  413. clock = ddata->clocks[i];
  414. /* Main clocks may not have ick */
  415. if (IS_ERR_OR_NULL(clock))
  416. continue;
  417. error = clk_enable(clock);
  418. if (error)
  419. goto err_disable;
  420. }
  421. return 0;
  422. err_disable:
  423. for (i--; i >= 0; i--) {
  424. clock = ddata->clocks[i];
  425. /* Main clocks may not have ick */
  426. if (IS_ERR_OR_NULL(clock))
  427. continue;
  428. clk_disable(clock);
  429. }
  430. return error;
  431. }
  432. static void sysc_disable_main_clocks(struct sysc *ddata)
  433. {
  434. struct clk *clock;
  435. int i;
  436. if (!ddata->clocks)
  437. return;
  438. for (i = 0; i < SYSC_OPTFCK0; i++) {
  439. clock = ddata->clocks[i];
  440. if (IS_ERR_OR_NULL(clock))
  441. continue;
  442. clk_disable(clock);
  443. }
  444. }
  445. static int sysc_enable_opt_clocks(struct sysc *ddata)
  446. {
  447. struct clk *clock;
  448. int i, error;
  449. if (!ddata->clocks || ddata->nr_clocks < SYSC_OPTFCK0 + 1)
  450. return 0;
  451. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  452. clock = ddata->clocks[i];
  453. /* Assume no holes for opt clocks */
  454. if (IS_ERR_OR_NULL(clock))
  455. return 0;
  456. error = clk_enable(clock);
  457. if (error)
  458. goto err_disable;
  459. }
  460. return 0;
  461. err_disable:
  462. for (i--; i >= 0; i--) {
  463. clock = ddata->clocks[i];
  464. if (IS_ERR_OR_NULL(clock))
  465. continue;
  466. clk_disable(clock);
  467. }
  468. return error;
  469. }
  470. static void sysc_disable_opt_clocks(struct sysc *ddata)
  471. {
  472. struct clk *clock;
  473. int i;
  474. if (!ddata->clocks || ddata->nr_clocks < SYSC_OPTFCK0 + 1)
  475. return;
  476. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  477. clock = ddata->clocks[i];
  478. /* Assume no holes for opt clocks */
  479. if (IS_ERR_OR_NULL(clock))
  480. return;
  481. clk_disable(clock);
  482. }
  483. }
  484. static void sysc_clkdm_deny_idle(struct sysc *ddata)
  485. {
  486. struct ti_sysc_platform_data *pdata;
  487. if (ddata->legacy_mode || (ddata->cfg.quirks & SYSC_QUIRK_CLKDM_NOAUTO))
  488. return;
  489. pdata = dev_get_platdata(ddata->dev);
  490. if (pdata && pdata->clkdm_deny_idle)
  491. pdata->clkdm_deny_idle(ddata->dev, &ddata->cookie);
  492. }
  493. static void sysc_clkdm_allow_idle(struct sysc *ddata)
  494. {
  495. struct ti_sysc_platform_data *pdata;
  496. if (ddata->legacy_mode || (ddata->cfg.quirks & SYSC_QUIRK_CLKDM_NOAUTO))
  497. return;
  498. pdata = dev_get_platdata(ddata->dev);
  499. if (pdata && pdata->clkdm_allow_idle)
  500. pdata->clkdm_allow_idle(ddata->dev, &ddata->cookie);
  501. }
  502. /**
  503. * sysc_init_resets - init rstctrl reset line if configured
  504. * @ddata: device driver data
  505. *
  506. * See sysc_rstctrl_reset_deassert().
  507. */
  508. static int sysc_init_resets(struct sysc *ddata)
  509. {
  510. ddata->rsts =
  511. devm_reset_control_get_optional_shared(ddata->dev, "rstctrl");
  512. return PTR_ERR_OR_ZERO(ddata->rsts);
  513. }
  514. /**
  515. * sysc_parse_and_check_child_range - parses module IO region from ranges
  516. * @ddata: device driver data
  517. *
  518. * In general we only need rev, syss, and sysc registers and not the whole
  519. * module range. But we do want the offsets for these registers from the
  520. * module base. This allows us to check them against the legacy hwmod
  521. * platform data. Let's also check the ranges are configured properly.
  522. */
  523. static int sysc_parse_and_check_child_range(struct sysc *ddata)
  524. {
  525. struct device_node *np = ddata->dev->of_node;
  526. const __be32 *ranges;
  527. u32 nr_addr, nr_size;
  528. int len, error;
  529. ranges = of_get_property(np, "ranges", &len);
  530. if (!ranges) {
  531. dev_err(ddata->dev, "missing ranges for %pOF\n", np);
  532. return -ENOENT;
  533. }
  534. len /= sizeof(*ranges);
  535. if (len < 3) {
  536. dev_err(ddata->dev, "incomplete ranges for %pOF\n", np);
  537. return -EINVAL;
  538. }
  539. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  540. if (error)
  541. return -ENOENT;
  542. error = of_property_read_u32(np, "#size-cells", &nr_size);
  543. if (error)
  544. return -ENOENT;
  545. if (nr_addr != 1 || nr_size != 1) {
  546. dev_err(ddata->dev, "invalid ranges for %pOF\n", np);
  547. return -EINVAL;
  548. }
  549. ranges++;
  550. ddata->module_pa = of_translate_address(np, ranges++);
  551. ddata->module_size = be32_to_cpup(ranges);
  552. return 0;
  553. }
  554. /* Interconnect instances to probe before l4_per instances */
  555. static struct resource early_bus_ranges[] = {
  556. /* am3/4 l4_wkup */
  557. { .start = 0x44c00000, .end = 0x44c00000 + 0x300000, },
  558. /* omap4/5 and dra7 l4_cfg */
  559. { .start = 0x4a000000, .end = 0x4a000000 + 0x300000, },
  560. /* omap4 l4_wkup */
  561. { .start = 0x4a300000, .end = 0x4a300000 + 0x30000, },
  562. /* omap5 and dra7 l4_wkup without dra7 dcan segment */
  563. { .start = 0x4ae00000, .end = 0x4ae00000 + 0x30000, },
  564. };
  565. static atomic_t sysc_defer = ATOMIC_INIT(10);
  566. /**
  567. * sysc_defer_non_critical - defer non_critical interconnect probing
  568. * @ddata: device driver data
  569. *
  570. * We want to probe l4_cfg and l4_wkup interconnect instances before any
  571. * l4_per instances as l4_per instances depend on resources on l4_cfg and
  572. * l4_wkup interconnects.
  573. */
  574. static int sysc_defer_non_critical(struct sysc *ddata)
  575. {
  576. struct resource *res;
  577. int i;
  578. if (!atomic_read(&sysc_defer))
  579. return 0;
  580. for (i = 0; i < ARRAY_SIZE(early_bus_ranges); i++) {
  581. res = &early_bus_ranges[i];
  582. if (ddata->module_pa >= res->start &&
  583. ddata->module_pa <= res->end) {
  584. atomic_set(&sysc_defer, 0);
  585. return 0;
  586. }
  587. }
  588. atomic_dec_if_positive(&sysc_defer);
  589. return -EPROBE_DEFER;
  590. }
  591. static struct device_node *stdout_path;
  592. static void sysc_init_stdout_path(struct sysc *ddata)
  593. {
  594. struct device_node *np = NULL;
  595. const char *uart;
  596. if (IS_ERR(stdout_path))
  597. return;
  598. if (stdout_path)
  599. return;
  600. np = of_find_node_by_path("/chosen");
  601. if (!np)
  602. goto err;
  603. uart = of_get_property(np, "stdout-path", NULL);
  604. if (!uart)
  605. goto err;
  606. np = of_find_node_by_path(uart);
  607. if (!np)
  608. goto err;
  609. stdout_path = np;
  610. return;
  611. err:
  612. stdout_path = ERR_PTR(-ENODEV);
  613. }
  614. static void sysc_check_quirk_stdout(struct sysc *ddata,
  615. struct device_node *np)
  616. {
  617. sysc_init_stdout_path(ddata);
  618. if (np != stdout_path)
  619. return;
  620. ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
  621. SYSC_QUIRK_NO_RESET_ON_INIT;
  622. }
  623. /**
  624. * sysc_check_one_child - check child configuration
  625. * @ddata: device driver data
  626. * @np: child device node
  627. *
  628. * Let's avoid messy situations where we have new interconnect target
  629. * node but children have "ti,hwmods". These belong to the interconnect
  630. * target node and are managed by this driver.
  631. */
  632. static void sysc_check_one_child(struct sysc *ddata,
  633. struct device_node *np)
  634. {
  635. const char *name;
  636. name = of_get_property(np, "ti,hwmods", NULL);
  637. if (name && !of_device_is_compatible(np, "ti,sysc"))
  638. dev_warn(ddata->dev, "really a child ti,hwmods property?");
  639. sysc_check_quirk_stdout(ddata, np);
  640. sysc_parse_dts_quirks(ddata, np, true);
  641. }
  642. static void sysc_check_children(struct sysc *ddata)
  643. {
  644. struct device_node *child;
  645. for_each_child_of_node(ddata->dev->of_node, child)
  646. sysc_check_one_child(ddata, child);
  647. }
  648. /*
  649. * So far only I2C uses 16-bit read access with clockactivity with revision
  650. * in two registers with stride of 4. We can detect this based on the rev
  651. * register size to configure things far enough to be able to properly read
  652. * the revision register.
  653. */
  654. static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
  655. {
  656. if (resource_size(res) == 8)
  657. ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
  658. }
  659. /**
  660. * sysc_parse_one - parses the interconnect target module registers
  661. * @ddata: device driver data
  662. * @reg: register to parse
  663. */
  664. static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
  665. {
  666. struct resource *res;
  667. const char *name;
  668. switch (reg) {
  669. case SYSC_REVISION:
  670. case SYSC_SYSCONFIG:
  671. case SYSC_SYSSTATUS:
  672. name = reg_names[reg];
  673. break;
  674. default:
  675. return -EINVAL;
  676. }
  677. res = platform_get_resource_byname(to_platform_device(ddata->dev),
  678. IORESOURCE_MEM, name);
  679. if (!res) {
  680. ddata->offsets[reg] = -ENODEV;
  681. return 0;
  682. }
  683. ddata->offsets[reg] = res->start - ddata->module_pa;
  684. if (reg == SYSC_REVISION)
  685. sysc_check_quirk_16bit(ddata, res);
  686. return 0;
  687. }
  688. static int sysc_parse_registers(struct sysc *ddata)
  689. {
  690. int i, error;
  691. for (i = 0; i < SYSC_MAX_REGS; i++) {
  692. error = sysc_parse_one(ddata, i);
  693. if (error)
  694. return error;
  695. }
  696. return 0;
  697. }
  698. /**
  699. * sysc_check_registers - check for misconfigured register overlaps
  700. * @ddata: device driver data
  701. */
  702. static int sysc_check_registers(struct sysc *ddata)
  703. {
  704. int i, j, nr_regs = 0, nr_matches = 0;
  705. for (i = 0; i < SYSC_MAX_REGS; i++) {
  706. if (ddata->offsets[i] < 0)
  707. continue;
  708. if (ddata->offsets[i] > (ddata->module_size - 4)) {
  709. dev_err(ddata->dev, "register outside module range");
  710. return -EINVAL;
  711. }
  712. for (j = 0; j < SYSC_MAX_REGS; j++) {
  713. if (ddata->offsets[j] < 0)
  714. continue;
  715. if (ddata->offsets[i] == ddata->offsets[j])
  716. nr_matches++;
  717. }
  718. nr_regs++;
  719. }
  720. if (nr_matches > nr_regs) {
  721. dev_err(ddata->dev, "overlapping registers: (%i/%i)",
  722. nr_regs, nr_matches);
  723. return -EINVAL;
  724. }
  725. return 0;
  726. }
  727. /**
  728. * sysc_ioremap - ioremap register space for the interconnect target module
  729. * @ddata: device driver data
  730. *
  731. * Note that the interconnect target module registers can be anywhere
  732. * within the interconnect target module range. For example, SGX has
  733. * them at offset 0x1fc00 in the 32MB module address space. And cpsw
  734. * has them at offset 0x1200 in the CPSW_WR child. Usually the
  735. * the interconnect target module registers are at the beginning of
  736. * the module range though.
  737. */
  738. static int sysc_ioremap(struct sysc *ddata)
  739. {
  740. int size;
  741. if (ddata->offsets[SYSC_REVISION] < 0 &&
  742. ddata->offsets[SYSC_SYSCONFIG] < 0 &&
  743. ddata->offsets[SYSC_SYSSTATUS] < 0) {
  744. size = ddata->module_size;
  745. } else {
  746. size = max3(ddata->offsets[SYSC_REVISION],
  747. ddata->offsets[SYSC_SYSCONFIG],
  748. ddata->offsets[SYSC_SYSSTATUS]);
  749. if (size < SZ_1K)
  750. size = SZ_1K;
  751. if ((size + sizeof(u32)) > ddata->module_size)
  752. size = ddata->module_size;
  753. }
  754. ddata->module_va = devm_ioremap(ddata->dev,
  755. ddata->module_pa,
  756. size + sizeof(u32));
  757. if (!ddata->module_va)
  758. return -EIO;
  759. return 0;
  760. }
  761. /**
  762. * sysc_map_and_check_registers - ioremap and check device registers
  763. * @ddata: device driver data
  764. */
  765. static int sysc_map_and_check_registers(struct sysc *ddata)
  766. {
  767. struct device_node *np = ddata->dev->of_node;
  768. int error;
  769. error = sysc_parse_and_check_child_range(ddata);
  770. if (error)
  771. return error;
  772. error = sysc_defer_non_critical(ddata);
  773. if (error)
  774. return error;
  775. sysc_check_children(ddata);
  776. if (!of_get_property(np, "reg", NULL))
  777. return 0;
  778. error = sysc_parse_registers(ddata);
  779. if (error)
  780. return error;
  781. error = sysc_ioremap(ddata);
  782. if (error)
  783. return error;
  784. error = sysc_check_registers(ddata);
  785. if (error)
  786. return error;
  787. return 0;
  788. }
  789. /**
  790. * sysc_show_rev - read and show interconnect target module revision
  791. * @bufp: buffer to print the information to
  792. * @ddata: device driver data
  793. */
  794. static int sysc_show_rev(char *bufp, struct sysc *ddata)
  795. {
  796. int len;
  797. if (ddata->offsets[SYSC_REVISION] < 0)
  798. return sprintf(bufp, ":NA");
  799. len = sprintf(bufp, ":%08x", ddata->revision);
  800. return len;
  801. }
  802. static int sysc_show_reg(struct sysc *ddata,
  803. char *bufp, enum sysc_registers reg)
  804. {
  805. if (ddata->offsets[reg] < 0)
  806. return sprintf(bufp, ":NA");
  807. return sprintf(bufp, ":%x", ddata->offsets[reg]);
  808. }
  809. static int sysc_show_name(char *bufp, struct sysc *ddata)
  810. {
  811. if (!ddata->name)
  812. return 0;
  813. return sprintf(bufp, ":%s", ddata->name);
  814. }
  815. /**
  816. * sysc_show_registers - show information about interconnect target module
  817. * @ddata: device driver data
  818. */
  819. static void sysc_show_registers(struct sysc *ddata)
  820. {
  821. char buf[128];
  822. char *bufp = buf;
  823. int i;
  824. for (i = 0; i < SYSC_MAX_REGS; i++)
  825. bufp += sysc_show_reg(ddata, bufp, i);
  826. bufp += sysc_show_rev(bufp, ddata);
  827. bufp += sysc_show_name(bufp, ddata);
  828. dev_dbg(ddata->dev, "%llx:%x%s\n",
  829. ddata->module_pa, ddata->module_size,
  830. buf);
  831. }
  832. /**
  833. * sysc_write_sysconfig - handle sysconfig quirks for register write
  834. * @ddata: device driver data
  835. * @value: register value
  836. */
  837. static void sysc_write_sysconfig(struct sysc *ddata, u32 value)
  838. {
  839. if (ddata->module_unlock_quirk)
  840. ddata->module_unlock_quirk(ddata);
  841. sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], value);
  842. if (ddata->module_lock_quirk)
  843. ddata->module_lock_quirk(ddata);
  844. }
  845. #define SYSC_IDLE_MASK (SYSC_NR_IDLEMODES - 1)
  846. #define SYSC_CLOCACT_ICK 2
  847. /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
  848. static int sysc_enable_module(struct device *dev)
  849. {
  850. struct sysc *ddata;
  851. const struct sysc_regbits *regbits;
  852. u32 reg, idlemodes, best_mode;
  853. int error;
  854. ddata = dev_get_drvdata(dev);
  855. /*
  856. * Some modules like DSS reset automatically on idle. Enable optional
  857. * reset clocks and wait for OCP softreset to complete.
  858. */
  859. if (ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_IN_RESET) {
  860. error = sysc_enable_opt_clocks(ddata);
  861. if (error) {
  862. dev_err(ddata->dev,
  863. "Optional clocks failed for enable: %i\n",
  864. error);
  865. return error;
  866. }
  867. }
  868. /*
  869. * Some modules like i2c and hdq1w have unusable reset status unless
  870. * the module reset quirk is enabled. Skip status check on enable.
  871. */
  872. if (!(ddata->cfg.quirks & SYSC_MODULE_QUIRK_ENA_RESETDONE)) {
  873. error = sysc_wait_softreset(ddata);
  874. if (error)
  875. dev_warn(ddata->dev, "OCP softreset timed out\n");
  876. }
  877. if (ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_IN_RESET)
  878. sysc_disable_opt_clocks(ddata);
  879. /*
  880. * Some subsystem private interconnects, like DSS top level module,
  881. * need only the automatic OCP softreset handling with no sysconfig
  882. * register bits to configure.
  883. */
  884. if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
  885. return 0;
  886. regbits = ddata->cap->regbits;
  887. reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  888. /*
  889. * Set CLOCKACTIVITY, we only use it for ick. And we only configure it
  890. * based on the SYSC_QUIRK_USE_CLOCKACT flag, not based on the hardware
  891. * capabilities. See the old HWMOD_SET_DEFAULT_CLOCKACT flag.
  892. */
  893. if (regbits->clkact_shift >= 0 &&
  894. (ddata->cfg.quirks & SYSC_QUIRK_USE_CLOCKACT))
  895. reg |= SYSC_CLOCACT_ICK << regbits->clkact_shift;
  896. /* Set SIDLE mode */
  897. idlemodes = ddata->cfg.sidlemodes;
  898. if (!idlemodes || regbits->sidle_shift < 0)
  899. goto set_midle;
  900. if (ddata->cfg.quirks & (SYSC_QUIRK_SWSUP_SIDLE |
  901. SYSC_QUIRK_SWSUP_SIDLE_ACT)) {
  902. best_mode = SYSC_IDLE_NO;
  903. /* Clear WAKEUP */
  904. if (regbits->enwkup_shift >= 0 &&
  905. ddata->cfg.sysc_val & BIT(regbits->enwkup_shift))
  906. reg &= ~BIT(regbits->enwkup_shift);
  907. } else {
  908. best_mode = fls(ddata->cfg.sidlemodes) - 1;
  909. if (best_mode > SYSC_IDLE_MASK) {
  910. dev_err(dev, "%s: invalid sidlemode\n", __func__);
  911. return -EINVAL;
  912. }
  913. /* Set WAKEUP */
  914. if (regbits->enwkup_shift >= 0 &&
  915. ddata->cfg.sysc_val & BIT(regbits->enwkup_shift))
  916. reg |= BIT(regbits->enwkup_shift);
  917. }
  918. reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
  919. reg |= best_mode << regbits->sidle_shift;
  920. sysc_write_sysconfig(ddata, reg);
  921. set_midle:
  922. /* Set MIDLE mode */
  923. idlemodes = ddata->cfg.midlemodes;
  924. if (!idlemodes || regbits->midle_shift < 0)
  925. goto set_autoidle;
  926. best_mode = fls(ddata->cfg.midlemodes) - 1;
  927. if (best_mode > SYSC_IDLE_MASK) {
  928. dev_err(dev, "%s: invalid midlemode\n", __func__);
  929. error = -EINVAL;
  930. goto save_context;
  931. }
  932. if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_MSTANDBY)
  933. best_mode = SYSC_IDLE_NO;
  934. reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
  935. reg |= best_mode << regbits->midle_shift;
  936. sysc_write_sysconfig(ddata, reg);
  937. set_autoidle:
  938. /* Autoidle bit must enabled separately if available */
  939. if (regbits->autoidle_shift >= 0 &&
  940. ddata->cfg.sysc_val & BIT(regbits->autoidle_shift)) {
  941. reg |= 1 << regbits->autoidle_shift;
  942. sysc_write_sysconfig(ddata, reg);
  943. }
  944. error = 0;
  945. save_context:
  946. /* Save context and flush posted write */
  947. ddata->sysconfig = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  948. if (ddata->module_enable_quirk)
  949. ddata->module_enable_quirk(ddata);
  950. return error;
  951. }
  952. static int sysc_best_idle_mode(u32 idlemodes, u32 *best_mode)
  953. {
  954. if (idlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  955. *best_mode = SYSC_IDLE_SMART_WKUP;
  956. else if (idlemodes & BIT(SYSC_IDLE_SMART))
  957. *best_mode = SYSC_IDLE_SMART;
  958. else if (idlemodes & BIT(SYSC_IDLE_FORCE))
  959. *best_mode = SYSC_IDLE_FORCE;
  960. else
  961. return -EINVAL;
  962. return 0;
  963. }
  964. /* Caller needs to manage sysc_clkdm_deny_idle() and sysc_clkdm_allow_idle() */
  965. static int sysc_disable_module(struct device *dev)
  966. {
  967. struct sysc *ddata;
  968. const struct sysc_regbits *regbits;
  969. u32 reg, idlemodes, best_mode;
  970. int ret;
  971. ddata = dev_get_drvdata(dev);
  972. if (ddata->offsets[SYSC_SYSCONFIG] == -ENODEV)
  973. return 0;
  974. if (ddata->module_disable_quirk)
  975. ddata->module_disable_quirk(ddata);
  976. regbits = ddata->cap->regbits;
  977. reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  978. /* Set MIDLE mode */
  979. idlemodes = ddata->cfg.midlemodes;
  980. if (!idlemodes || regbits->midle_shift < 0)
  981. goto set_sidle;
  982. ret = sysc_best_idle_mode(idlemodes, &best_mode);
  983. if (ret) {
  984. dev_err(dev, "%s: invalid midlemode\n", __func__);
  985. return ret;
  986. }
  987. if (ddata->cfg.quirks & (SYSC_QUIRK_SWSUP_MSTANDBY) ||
  988. ddata->cfg.quirks & (SYSC_QUIRK_FORCE_MSTANDBY))
  989. best_mode = SYSC_IDLE_FORCE;
  990. reg &= ~(SYSC_IDLE_MASK << regbits->midle_shift);
  991. reg |= best_mode << regbits->midle_shift;
  992. sysc_write_sysconfig(ddata, reg);
  993. set_sidle:
  994. /* Set SIDLE mode */
  995. idlemodes = ddata->cfg.sidlemodes;
  996. if (!idlemodes || regbits->sidle_shift < 0) {
  997. ret = 0;
  998. goto save_context;
  999. }
  1000. if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_SIDLE) {
  1001. best_mode = SYSC_IDLE_FORCE;
  1002. } else {
  1003. ret = sysc_best_idle_mode(idlemodes, &best_mode);
  1004. if (ret) {
  1005. dev_err(dev, "%s: invalid sidlemode\n", __func__);
  1006. ret = -EINVAL;
  1007. goto save_context;
  1008. }
  1009. }
  1010. if (ddata->cfg.quirks & SYSC_QUIRK_SWSUP_SIDLE_ACT) {
  1011. /* Set WAKEUP */
  1012. if (regbits->enwkup_shift >= 0 &&
  1013. ddata->cfg.sysc_val & BIT(regbits->enwkup_shift))
  1014. reg |= BIT(regbits->enwkup_shift);
  1015. }
  1016. reg &= ~(SYSC_IDLE_MASK << regbits->sidle_shift);
  1017. reg |= best_mode << regbits->sidle_shift;
  1018. if (regbits->autoidle_shift >= 0 &&
  1019. ddata->cfg.sysc_val & BIT(regbits->autoidle_shift))
  1020. reg |= 1 << regbits->autoidle_shift;
  1021. sysc_write_sysconfig(ddata, reg);
  1022. ret = 0;
  1023. save_context:
  1024. /* Save context and flush posted write */
  1025. ddata->sysconfig = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  1026. return ret;
  1027. }
  1028. static int __maybe_unused sysc_runtime_suspend_legacy(struct device *dev,
  1029. struct sysc *ddata)
  1030. {
  1031. struct ti_sysc_platform_data *pdata;
  1032. int error;
  1033. pdata = dev_get_platdata(ddata->dev);
  1034. if (!pdata)
  1035. return 0;
  1036. if (!pdata->idle_module)
  1037. return -ENODEV;
  1038. error = pdata->idle_module(dev, &ddata->cookie);
  1039. if (error)
  1040. dev_err(dev, "%s: could not idle: %i\n",
  1041. __func__, error);
  1042. reset_control_assert(ddata->rsts);
  1043. return 0;
  1044. }
  1045. static int __maybe_unused sysc_runtime_resume_legacy(struct device *dev,
  1046. struct sysc *ddata)
  1047. {
  1048. struct ti_sysc_platform_data *pdata;
  1049. int error;
  1050. pdata = dev_get_platdata(ddata->dev);
  1051. if (!pdata)
  1052. return 0;
  1053. if (!pdata->enable_module)
  1054. return -ENODEV;
  1055. error = pdata->enable_module(dev, &ddata->cookie);
  1056. if (error)
  1057. dev_err(dev, "%s: could not enable: %i\n",
  1058. __func__, error);
  1059. reset_control_deassert(ddata->rsts);
  1060. return 0;
  1061. }
  1062. static int __maybe_unused sysc_runtime_suspend(struct device *dev)
  1063. {
  1064. struct sysc *ddata;
  1065. int error = 0;
  1066. ddata = dev_get_drvdata(dev);
  1067. if (!ddata->enabled)
  1068. return 0;
  1069. sysc_clkdm_deny_idle(ddata);
  1070. if (ddata->legacy_mode) {
  1071. error = sysc_runtime_suspend_legacy(dev, ddata);
  1072. if (error)
  1073. goto err_allow_idle;
  1074. } else {
  1075. error = sysc_disable_module(dev);
  1076. if (error)
  1077. goto err_allow_idle;
  1078. }
  1079. sysc_disable_main_clocks(ddata);
  1080. if (sysc_opt_clks_needed(ddata))
  1081. sysc_disable_opt_clocks(ddata);
  1082. ddata->enabled = false;
  1083. err_allow_idle:
  1084. sysc_clkdm_allow_idle(ddata);
  1085. reset_control_assert(ddata->rsts);
  1086. return error;
  1087. }
  1088. static int __maybe_unused sysc_runtime_resume(struct device *dev)
  1089. {
  1090. struct sysc *ddata;
  1091. int error = 0;
  1092. ddata = dev_get_drvdata(dev);
  1093. if (ddata->enabled)
  1094. return 0;
  1095. sysc_clkdm_deny_idle(ddata);
  1096. if (sysc_opt_clks_needed(ddata)) {
  1097. error = sysc_enable_opt_clocks(ddata);
  1098. if (error)
  1099. goto err_allow_idle;
  1100. }
  1101. error = sysc_enable_main_clocks(ddata);
  1102. if (error)
  1103. goto err_opt_clocks;
  1104. reset_control_deassert(ddata->rsts);
  1105. if (ddata->legacy_mode) {
  1106. error = sysc_runtime_resume_legacy(dev, ddata);
  1107. if (error)
  1108. goto err_main_clocks;
  1109. } else {
  1110. error = sysc_enable_module(dev);
  1111. if (error)
  1112. goto err_main_clocks;
  1113. }
  1114. ddata->enabled = true;
  1115. sysc_clkdm_allow_idle(ddata);
  1116. return 0;
  1117. err_main_clocks:
  1118. sysc_disable_main_clocks(ddata);
  1119. err_opt_clocks:
  1120. if (sysc_opt_clks_needed(ddata))
  1121. sysc_disable_opt_clocks(ddata);
  1122. err_allow_idle:
  1123. sysc_clkdm_allow_idle(ddata);
  1124. return error;
  1125. }
  1126. /*
  1127. * Checks if device context was lost. Assumes the sysconfig register value
  1128. * after lost context is different from the configured value. Only works for
  1129. * enabled devices.
  1130. *
  1131. * Eventually we may want to also add support to using the context lost
  1132. * registers that some SoCs have.
  1133. */
  1134. static int sysc_check_context(struct sysc *ddata)
  1135. {
  1136. u32 reg;
  1137. if (!ddata->enabled)
  1138. return -ENODATA;
  1139. reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  1140. if (reg == ddata->sysconfig)
  1141. return 0;
  1142. return -EACCES;
  1143. }
  1144. static int sysc_reinit_module(struct sysc *ddata, bool leave_enabled)
  1145. {
  1146. struct device *dev = ddata->dev;
  1147. int error;
  1148. if (ddata->enabled) {
  1149. /* Nothing to do if enabled and context not lost */
  1150. error = sysc_check_context(ddata);
  1151. if (!error)
  1152. return 0;
  1153. /* Disable target module if it is enabled */
  1154. error = sysc_runtime_suspend(dev);
  1155. if (error)
  1156. dev_warn(dev, "reinit suspend failed: %i\n", error);
  1157. }
  1158. /* Enable target module */
  1159. error = sysc_runtime_resume(dev);
  1160. if (error)
  1161. dev_warn(dev, "reinit resume failed: %i\n", error);
  1162. /* Some modules like am335x gpmc need reset and restore of sysconfig */
  1163. if (ddata->cfg.quirks & SYSC_QUIRK_RESET_ON_CTX_LOST) {
  1164. error = sysc_reset(ddata);
  1165. if (error)
  1166. dev_warn(dev, "reinit reset failed: %i\n", error);
  1167. sysc_write_sysconfig(ddata, ddata->sysconfig);
  1168. }
  1169. if (leave_enabled)
  1170. return error;
  1171. /* Disable target module if no leave_enabled was set */
  1172. error = sysc_runtime_suspend(dev);
  1173. if (error)
  1174. dev_warn(dev, "reinit suspend failed: %i\n", error);
  1175. return error;
  1176. }
  1177. static int __maybe_unused sysc_noirq_suspend(struct device *dev)
  1178. {
  1179. struct sysc *ddata;
  1180. ddata = dev_get_drvdata(dev);
  1181. if (ddata->cfg.quirks &
  1182. (SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_NO_IDLE))
  1183. return 0;
  1184. if (!ddata->enabled)
  1185. return 0;
  1186. ddata->needs_resume = 1;
  1187. return sysc_runtime_suspend(dev);
  1188. }
  1189. static int __maybe_unused sysc_noirq_resume(struct device *dev)
  1190. {
  1191. struct sysc *ddata;
  1192. int error = 0;
  1193. ddata = dev_get_drvdata(dev);
  1194. if (ddata->cfg.quirks &
  1195. (SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_NO_IDLE))
  1196. return 0;
  1197. if (ddata->cfg.quirks & SYSC_QUIRK_REINIT_ON_RESUME) {
  1198. error = sysc_reinit_module(ddata, ddata->needs_resume);
  1199. if (error)
  1200. dev_warn(dev, "noirq_resume failed: %i\n", error);
  1201. } else if (ddata->needs_resume) {
  1202. error = sysc_runtime_resume(dev);
  1203. if (error)
  1204. dev_warn(dev, "noirq_resume failed: %i\n", error);
  1205. }
  1206. ddata->needs_resume = 0;
  1207. return error;
  1208. }
  1209. static const struct dev_pm_ops sysc_pm_ops = {
  1210. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
  1211. SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
  1212. sysc_runtime_resume,
  1213. NULL)
  1214. };
  1215. /* Module revision register based quirks */
  1216. struct sysc_revision_quirk {
  1217. const char *name;
  1218. u32 base;
  1219. int rev_offset;
  1220. int sysc_offset;
  1221. int syss_offset;
  1222. u32 revision;
  1223. u32 revision_mask;
  1224. u32 quirks;
  1225. };
  1226. #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
  1227. optrev_val, optrevmask, optquirkmask) \
  1228. { \
  1229. .name = (optname), \
  1230. .base = (optbase), \
  1231. .rev_offset = (optrev), \
  1232. .sysc_offset = (optsysc), \
  1233. .syss_offset = (optsyss), \
  1234. .revision = (optrev_val), \
  1235. .revision_mask = (optrevmask), \
  1236. .quirks = (optquirkmask), \
  1237. }
  1238. static const struct sysc_revision_quirk sysc_revision_quirks[] = {
  1239. /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
  1240. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000046, 0xffffffff,
  1241. SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
  1242. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
  1243. SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
  1244. /* Uarts on omap4 and later */
  1245. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffff00ff,
  1246. SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
  1247. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x47422e03, 0xffffffff,
  1248. SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
  1249. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x47424e03, 0xffffffff,
  1250. SYSC_QUIRK_SWSUP_SIDLE_ACT | SYSC_QUIRK_LEGACY_IDLE),
  1251. /* Quirks that need to be set based on the module address */
  1252. SYSC_QUIRK("mcpdm", 0x40132000, 0, 0x10, -ENODEV, 0x50000800, 0xffffffff,
  1253. SYSC_QUIRK_EXT_OPT_CLOCK | SYSC_QUIRK_NO_RESET_ON_INIT |
  1254. SYSC_QUIRK_SWSUP_SIDLE),
  1255. /* Quirks that need to be set based on detected module */
  1256. SYSC_QUIRK("aess", 0, 0, 0x10, -ENODEV, 0x40000000, 0xffffffff,
  1257. SYSC_MODULE_QUIRK_AESS),
  1258. /* Errata i893 handling for dra7 dcan1 and 2 */
  1259. SYSC_QUIRK("dcan", 0x4ae3c000, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff,
  1260. SYSC_QUIRK_CLKDM_NOAUTO),
  1261. SYSC_QUIRK("dcan", 0x48480000, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff,
  1262. SYSC_QUIRK_CLKDM_NOAUTO),
  1263. SYSC_QUIRK("dss", 0x4832a000, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
  1264. SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
  1265. SYSC_QUIRK("dss", 0x58000000, 0, -ENODEV, 0x14, 0x00000040, 0xffffffff,
  1266. SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
  1267. SYSC_QUIRK("dss", 0x58000000, 0, -ENODEV, 0x14, 0x00000061, 0xffffffff,
  1268. SYSC_QUIRK_OPT_CLKS_IN_RESET | SYSC_MODULE_QUIRK_DSS_RESET),
  1269. SYSC_QUIRK("dwc3", 0x48880000, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff,
  1270. SYSC_QUIRK_CLKDM_NOAUTO),
  1271. SYSC_QUIRK("dwc3", 0x488c0000, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff,
  1272. SYSC_QUIRK_CLKDM_NOAUTO),
  1273. SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffff00ff,
  1274. SYSC_QUIRK_OPT_CLKS_IN_RESET),
  1275. SYSC_QUIRK("gpmc", 0, 0, 0x10, 0x14, 0x00000060, 0xffffffff,
  1276. SYSC_QUIRK_REINIT_ON_CTX_LOST | SYSC_QUIRK_RESET_ON_CTX_LOST |
  1277. SYSC_QUIRK_GPMC_DEBUG),
  1278. SYSC_QUIRK("hdmi", 0, 0, 0x10, -ENODEV, 0x50030200, 0xffffffff,
  1279. SYSC_QUIRK_OPT_CLKS_NEEDED),
  1280. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff,
  1281. SYSC_MODULE_QUIRK_HDQ1W | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1282. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x0000000a, 0xffffffff,
  1283. SYSC_MODULE_QUIRK_HDQ1W | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1284. SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000036, 0x000000ff,
  1285. SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1286. SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x0000003c, 0x000000ff,
  1287. SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1288. SYSC_QUIRK("i2c", 0, 0, 0x20, 0x10, 0x00000040, 0x000000ff,
  1289. SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1290. SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xfffff0f0,
  1291. SYSC_MODULE_QUIRK_I2C | SYSC_MODULE_QUIRK_ENA_RESETDONE),
  1292. SYSC_QUIRK("gpu", 0x50000000, 0x14, -ENODEV, -ENODEV, 0x00010201, 0xffffffff, 0),
  1293. SYSC_QUIRK("gpu", 0x50000000, 0xfe00, 0xfe10, -ENODEV, 0x40000000 , 0xffffffff,
  1294. SYSC_MODULE_QUIRK_SGX),
  1295. SYSC_QUIRK("lcdc", 0, 0, 0x54, -ENODEV, 0x4f201000, 0xffffffff,
  1296. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1297. SYSC_QUIRK("mcasp", 0, 0, 0x4, -ENODEV, 0x44306302, 0xffffffff,
  1298. SYSC_QUIRK_SWSUP_SIDLE),
  1299. SYSC_QUIRK("rtc", 0, 0x74, 0x78, -ENODEV, 0x4eb01908, 0xffff00f0,
  1300. SYSC_MODULE_QUIRK_RTC_UNLOCK),
  1301. SYSC_QUIRK("tptc", 0, 0, 0x10, -ENODEV, 0x40006c00, 0xffffefff,
  1302. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1303. SYSC_QUIRK("tptc", 0, 0, -ENODEV, -ENODEV, 0x40007c00, 0xffffffff,
  1304. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1305. SYSC_QUIRK("sata", 0, 0xfc, 0x1100, -ENODEV, 0x5e412000, 0xffffffff,
  1306. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1307. SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff,
  1308. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1309. SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, -ENODEV, 0x50700101, 0xffffffff,
  1310. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY),
  1311. SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
  1312. 0xffffffff, SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
  1313. SYSC_MODULE_QUIRK_OTG),
  1314. SYSC_QUIRK("usb_otg_hs", 0, 0, 0x10, -ENODEV, 0x4ea2080d, 0xffffffff,
  1315. SYSC_QUIRK_SWSUP_SIDLE | SYSC_QUIRK_SWSUP_MSTANDBY |
  1316. SYSC_QUIRK_REINIT_ON_CTX_LOST),
  1317. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0,
  1318. SYSC_MODULE_QUIRK_WDT),
  1319. /* PRUSS on am3, am4 and am5 */
  1320. SYSC_QUIRK("pruss", 0, 0x26000, 0x26004, -ENODEV, 0x47000000, 0xff000000,
  1321. SYSC_MODULE_QUIRK_PRUSS),
  1322. /* Watchdog on am3 and am4 */
  1323. SYSC_QUIRK("wdt", 0x44e35000, 0, 0x10, 0x14, 0x502a0500, 0xfffff0f0,
  1324. SYSC_MODULE_QUIRK_WDT | SYSC_QUIRK_SWSUP_SIDLE),
  1325. #ifdef DEBUG
  1326. SYSC_QUIRK("adc", 0, 0, 0x10, -ENODEV, 0x47300001, 0xffffffff, 0),
  1327. SYSC_QUIRK("atl", 0, 0, -ENODEV, -ENODEV, 0x0a070100, 0xffffffff, 0),
  1328. SYSC_QUIRK("cm", 0, 0, -ENODEV, -ENODEV, 0x40000301, 0xffffffff, 0),
  1329. SYSC_QUIRK("control", 0, 0, 0x10, -ENODEV, 0x40000900, 0xffffffff, 0),
  1330. SYSC_QUIRK("cpgmac", 0, 0x1200, 0x1208, 0x1204, 0x4edb1902,
  1331. 0xffff00f0, 0),
  1332. SYSC_QUIRK("dcan", 0, 0x20, -ENODEV, -ENODEV, 0xa3170504, 0xffffffff, 0),
  1333. SYSC_QUIRK("dcan", 0, 0x20, -ENODEV, -ENODEV, 0x4edb1902, 0xffffffff, 0),
  1334. SYSC_QUIRK("dispc", 0x4832a400, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
  1335. SYSC_QUIRK("dispc", 0x58001000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
  1336. SYSC_QUIRK("dispc", 0x58001000, 0, 0x10, 0x14, 0x00000051, 0xffffffff, 0),
  1337. SYSC_QUIRK("dmic", 0, 0, 0x10, -ENODEV, 0x50010000, 0xffffffff, 0),
  1338. SYSC_QUIRK("dsi", 0x58004000, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
  1339. SYSC_QUIRK("dsi", 0x58005000, 0, 0x10, 0x14, 0x00000030, 0xffffffff, 0),
  1340. SYSC_QUIRK("dsi", 0x58005000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
  1341. SYSC_QUIRK("dsi", 0x58009000, 0, 0x10, 0x14, 0x00000040, 0xffffffff, 0),
  1342. SYSC_QUIRK("dwc3", 0, 0, 0x10, -ENODEV, 0x500a0200, 0xffffffff, 0),
  1343. SYSC_QUIRK("d2d", 0x4a0b6000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
  1344. SYSC_QUIRK("d2d", 0x4a0cd000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
  1345. SYSC_QUIRK("elm", 0x48080000, 0, 0x10, 0x14, 0x00000020, 0xffffffff, 0),
  1346. SYSC_QUIRK("emif", 0, 0, -ENODEV, -ENODEV, 0x40441403, 0xffff0fff, 0),
  1347. SYSC_QUIRK("emif", 0, 0, -ENODEV, -ENODEV, 0x50440500, 0xffffffff, 0),
  1348. SYSC_QUIRK("epwmss", 0, 0, 0x4, -ENODEV, 0x47400001, 0xffffffff, 0),
  1349. SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -ENODEV, 0, 0, 0),
  1350. SYSC_QUIRK("gpu", 0, 0xfe00, 0xfe10, -ENODEV, 0x40000000 , 0xffffffff, 0),
  1351. SYSC_QUIRK("hdmi", 0, 0, 0x10, -ENODEV, 0x50031d00, 0xffffffff, 0),
  1352. SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
  1353. SYSC_QUIRK("iss", 0, 0, 0x10, -ENODEV, 0x40000101, 0xffffffff, 0),
  1354. SYSC_QUIRK("keypad", 0x4a31c000, 0, 0x10, 0x14, 0x00000020, 0xffffffff, 0),
  1355. SYSC_QUIRK("mcasp", 0, 0, 0x4, -ENODEV, 0x44307b02, 0xffffffff, 0),
  1356. SYSC_QUIRK("mcbsp", 0, -ENODEV, 0x8c, -ENODEV, 0, 0, 0),
  1357. SYSC_QUIRK("mcspi", 0, 0, 0x10, -ENODEV, 0x40300a0b, 0xffff00ff, 0),
  1358. SYSC_QUIRK("mcspi", 0, 0, 0x110, 0x114, 0x40300a0b, 0xffffffff, 0),
  1359. SYSC_QUIRK("mailbox", 0, 0, 0x10, -ENODEV, 0x00000400, 0xffffffff, 0),
  1360. SYSC_QUIRK("m3", 0, 0, -ENODEV, -ENODEV, 0x5f580105, 0x0fff0f00, 0),
  1361. SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xfffffff0, 0),
  1362. SYSC_QUIRK("ocp2scp", 0, 0, -ENODEV, -ENODEV, 0x50060007, 0xffffffff, 0),
  1363. SYSC_QUIRK("padconf", 0, 0, 0x10, -ENODEV, 0x4fff0800, 0xffffffff, 0),
  1364. SYSC_QUIRK("padconf", 0, 0, -ENODEV, -ENODEV, 0x40001100, 0xffffffff, 0),
  1365. SYSC_QUIRK("pcie", 0x51000000, -ENODEV, -ENODEV, -ENODEV, 0, 0, 0),
  1366. SYSC_QUIRK("pcie", 0x51800000, -ENODEV, -ENODEV, -ENODEV, 0, 0, 0),
  1367. SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x40000100, 0xffffffff, 0),
  1368. SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x00004102, 0xffffffff, 0),
  1369. SYSC_QUIRK("prcm", 0, 0, -ENODEV, -ENODEV, 0x40000400, 0xffffffff, 0),
  1370. SYSC_QUIRK("rfbi", 0x4832a800, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
  1371. SYSC_QUIRK("rfbi", 0x58002000, 0, 0x10, 0x14, 0x00000010, 0xffffffff, 0),
  1372. SYSC_QUIRK("scm", 0, 0, 0x10, -ENODEV, 0x40000900, 0xffffffff, 0),
  1373. SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x4e8b0100, 0xffffffff, 0),
  1374. SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x4f000100, 0xffffffff, 0),
  1375. SYSC_QUIRK("scm", 0, 0, -ENODEV, -ENODEV, 0x40000900, 0xffffffff, 0),
  1376. SYSC_QUIRK("scrm", 0, 0, -ENODEV, -ENODEV, 0x00000010, 0xffffffff, 0),
  1377. SYSC_QUIRK("sdio", 0, 0, 0x10, -ENODEV, 0x40202301, 0xffff0ff0, 0),
  1378. SYSC_QUIRK("sdio", 0, 0x2fc, 0x110, 0x114, 0x31010000, 0xffffffff, 0),
  1379. SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff, 0),
  1380. SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff, 0),
  1381. SYSC_QUIRK("slimbus", 0, 0, 0x10, -ENODEV, 0x40000902, 0xffffffff, 0),
  1382. SYSC_QUIRK("slimbus", 0, 0, 0x10, -ENODEV, 0x40002903, 0xffffffff, 0),
  1383. SYSC_QUIRK("smartreflex", 0, -ENODEV, 0x24, -ENODEV, 0x00000000, 0xffffffff, 0),
  1384. SYSC_QUIRK("smartreflex", 0, -ENODEV, 0x38, -ENODEV, 0x00000000, 0xffffffff, 0),
  1385. SYSC_QUIRK("spinlock", 0, 0, 0x10, -ENODEV, 0x50020000, 0xffffffff, 0),
  1386. SYSC_QUIRK("rng", 0, 0x1fe0, 0x1fe4, -ENODEV, 0x00000020, 0xffffffff, 0),
  1387. SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000013, 0xffffffff, 0),
  1388. SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff, 0),
  1389. /* Some timers on omap4 and later */
  1390. SYSC_QUIRK("timer", 0, 0, 0x10, -ENODEV, 0x50002100, 0xffffffff, 0),
  1391. SYSC_QUIRK("timer", 0, 0, 0x10, -ENODEV, 0x4fff1301, 0xffff00ff, 0),
  1392. SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000040, 0xffffffff, 0),
  1393. SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000011, 0xffffffff, 0),
  1394. SYSC_QUIRK("timer32k", 0, 0, 0x4, -ENODEV, 0x00000060, 0xffffffff, 0),
  1395. SYSC_QUIRK("tpcc", 0, 0, -ENODEV, -ENODEV, 0x40014c00, 0xffffffff, 0),
  1396. SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
  1397. SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000008, 0xffffffff, 0),
  1398. SYSC_QUIRK("venc", 0x58003000, 0, -ENODEV, -ENODEV, 0x00000002, 0xffffffff, 0),
  1399. SYSC_QUIRK("vfpe", 0, 0, 0x104, -ENODEV, 0x4d001200, 0xffffffff, 0),
  1400. #endif
  1401. };
  1402. /*
  1403. * Early quirks based on module base and register offsets only that are
  1404. * needed before the module revision can be read
  1405. */
  1406. static void sysc_init_early_quirks(struct sysc *ddata)
  1407. {
  1408. const struct sysc_revision_quirk *q;
  1409. int i;
  1410. for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
  1411. q = &sysc_revision_quirks[i];
  1412. if (!q->base)
  1413. continue;
  1414. if (q->base != ddata->module_pa)
  1415. continue;
  1416. if (q->rev_offset != ddata->offsets[SYSC_REVISION])
  1417. continue;
  1418. if (q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
  1419. continue;
  1420. if (q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
  1421. continue;
  1422. ddata->name = q->name;
  1423. ddata->cfg.quirks |= q->quirks;
  1424. }
  1425. }
  1426. /* Quirks that also consider the revision register value */
  1427. static void sysc_init_revision_quirks(struct sysc *ddata)
  1428. {
  1429. const struct sysc_revision_quirk *q;
  1430. int i;
  1431. for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
  1432. q = &sysc_revision_quirks[i];
  1433. if (q->base && q->base != ddata->module_pa)
  1434. continue;
  1435. if (q->rev_offset != ddata->offsets[SYSC_REVISION])
  1436. continue;
  1437. if (q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
  1438. continue;
  1439. if (q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
  1440. continue;
  1441. if (q->revision == ddata->revision ||
  1442. (q->revision & q->revision_mask) ==
  1443. (ddata->revision & q->revision_mask)) {
  1444. ddata->name = q->name;
  1445. ddata->cfg.quirks |= q->quirks;
  1446. }
  1447. }
  1448. }
  1449. /*
  1450. * DSS needs dispc outputs disabled to reset modules. Returns mask of
  1451. * enabled DSS interrupts. Eventually we may be able to do this on
  1452. * dispc init rather than top-level DSS init.
  1453. */
  1454. static u32 sysc_quirk_dispc(struct sysc *ddata, int dispc_offset,
  1455. bool disable)
  1456. {
  1457. bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
  1458. const int lcd_en_mask = BIT(0), digit_en_mask = BIT(1);
  1459. int manager_count;
  1460. bool framedonetv_irq = true;
  1461. u32 val, irq_mask = 0;
  1462. switch (sysc_soc->soc) {
  1463. case SOC_2420 ... SOC_3630:
  1464. manager_count = 2;
  1465. framedonetv_irq = false;
  1466. break;
  1467. case SOC_4430 ... SOC_4470:
  1468. manager_count = 3;
  1469. break;
  1470. case SOC_5430:
  1471. case SOC_DRA7:
  1472. manager_count = 4;
  1473. break;
  1474. case SOC_AM4:
  1475. manager_count = 1;
  1476. framedonetv_irq = false;
  1477. break;
  1478. case SOC_UNKNOWN:
  1479. default:
  1480. return 0;
  1481. }
  1482. /* Remap the whole module range to be able to reset dispc outputs */
  1483. devm_iounmap(ddata->dev, ddata->module_va);
  1484. ddata->module_va = devm_ioremap(ddata->dev,
  1485. ddata->module_pa,
  1486. ddata->module_size);
  1487. if (!ddata->module_va)
  1488. return -EIO;
  1489. /* DISP_CONTROL, shut down lcd and digit on disable if enabled */
  1490. val = sysc_read(ddata, dispc_offset + 0x40);
  1491. lcd_en = val & lcd_en_mask;
  1492. digit_en = val & digit_en_mask;
  1493. if (lcd_en)
  1494. irq_mask |= BIT(0); /* FRAMEDONE */
  1495. if (digit_en) {
  1496. if (framedonetv_irq)
  1497. irq_mask |= BIT(24); /* FRAMEDONETV */
  1498. else
  1499. irq_mask |= BIT(2) | BIT(3); /* EVSYNC bits */
  1500. }
  1501. if (disable && (lcd_en || digit_en))
  1502. sysc_write(ddata, dispc_offset + 0x40,
  1503. val & ~(lcd_en_mask | digit_en_mask));
  1504. if (manager_count <= 2)
  1505. return irq_mask;
  1506. /* DISPC_CONTROL2 */
  1507. val = sysc_read(ddata, dispc_offset + 0x238);
  1508. lcd2_en = val & lcd_en_mask;
  1509. if (lcd2_en)
  1510. irq_mask |= BIT(22); /* FRAMEDONE2 */
  1511. if (disable && lcd2_en)
  1512. sysc_write(ddata, dispc_offset + 0x238,
  1513. val & ~lcd_en_mask);
  1514. if (manager_count <= 3)
  1515. return irq_mask;
  1516. /* DISPC_CONTROL3 */
  1517. val = sysc_read(ddata, dispc_offset + 0x848);
  1518. lcd3_en = val & lcd_en_mask;
  1519. if (lcd3_en)
  1520. irq_mask |= BIT(30); /* FRAMEDONE3 */
  1521. if (disable && lcd3_en)
  1522. sysc_write(ddata, dispc_offset + 0x848,
  1523. val & ~lcd_en_mask);
  1524. return irq_mask;
  1525. }
  1526. /* DSS needs child outputs disabled and SDI registers cleared for reset */
  1527. static void sysc_pre_reset_quirk_dss(struct sysc *ddata)
  1528. {
  1529. const int dispc_offset = 0x1000;
  1530. int error;
  1531. u32 irq_mask, val;
  1532. /* Get enabled outputs */
  1533. irq_mask = sysc_quirk_dispc(ddata, dispc_offset, false);
  1534. if (!irq_mask)
  1535. return;
  1536. /* Clear IRQSTATUS */
  1537. sysc_write(ddata, dispc_offset + 0x18, irq_mask);
  1538. /* Disable outputs */
  1539. val = sysc_quirk_dispc(ddata, dispc_offset, true);
  1540. /* Poll IRQSTATUS */
  1541. error = readl_poll_timeout(ddata->module_va + dispc_offset + 0x18,
  1542. val, val != irq_mask, 100, 50);
  1543. if (error)
  1544. dev_warn(ddata->dev, "%s: timed out %08x !+ %08x\n",
  1545. __func__, val, irq_mask);
  1546. if (sysc_soc->soc == SOC_3430 || sysc_soc->soc == SOC_AM35) {
  1547. /* Clear DSS_SDI_CONTROL */
  1548. sysc_write(ddata, 0x44, 0);
  1549. /* Clear DSS_PLL_CONTROL */
  1550. sysc_write(ddata, 0x48, 0);
  1551. }
  1552. /* Clear DSS_CONTROL to switch DSS clock sources to PRCM if not */
  1553. sysc_write(ddata, 0x40, 0);
  1554. }
  1555. /* 1-wire needs module's internal clocks enabled for reset */
  1556. static void sysc_pre_reset_quirk_hdq1w(struct sysc *ddata)
  1557. {
  1558. int offset = 0x0c; /* HDQ_CTRL_STATUS */
  1559. u16 val;
  1560. val = sysc_read(ddata, offset);
  1561. val |= BIT(5);
  1562. sysc_write(ddata, offset, val);
  1563. }
  1564. /* AESS (Audio Engine SubSystem) needs autogating set after enable */
  1565. static void sysc_module_enable_quirk_aess(struct sysc *ddata)
  1566. {
  1567. int offset = 0x7c; /* AESS_AUTO_GATING_ENABLE */
  1568. sysc_write(ddata, offset, 1);
  1569. }
  1570. /* I2C needs to be disabled for reset */
  1571. static void sysc_clk_quirk_i2c(struct sysc *ddata, bool enable)
  1572. {
  1573. int offset;
  1574. u16 val;
  1575. /* I2C_CON, omap2/3 is different from omap4 and later */
  1576. if ((ddata->revision & 0xffffff00) == 0x001f0000)
  1577. offset = 0x24;
  1578. else
  1579. offset = 0xa4;
  1580. /* I2C_EN */
  1581. val = sysc_read(ddata, offset);
  1582. if (enable)
  1583. val |= BIT(15);
  1584. else
  1585. val &= ~BIT(15);
  1586. sysc_write(ddata, offset, val);
  1587. }
  1588. static void sysc_pre_reset_quirk_i2c(struct sysc *ddata)
  1589. {
  1590. sysc_clk_quirk_i2c(ddata, false);
  1591. }
  1592. static void sysc_post_reset_quirk_i2c(struct sysc *ddata)
  1593. {
  1594. sysc_clk_quirk_i2c(ddata, true);
  1595. }
  1596. /* RTC on am3 and 4 needs to be unlocked and locked for sysconfig */
  1597. static void sysc_quirk_rtc(struct sysc *ddata, bool lock)
  1598. {
  1599. u32 val, kick0_val = 0, kick1_val = 0;
  1600. unsigned long flags;
  1601. int error;
  1602. if (!lock) {
  1603. kick0_val = 0x83e70b13;
  1604. kick1_val = 0x95a4f1e0;
  1605. }
  1606. local_irq_save(flags);
  1607. /* RTC_STATUS BUSY bit may stay active for 1/32768 seconds (~30 usec) */
  1608. error = readl_poll_timeout_atomic(ddata->module_va + 0x44, val,
  1609. !(val & BIT(0)), 100, 50);
  1610. if (error)
  1611. dev_warn(ddata->dev, "rtc busy timeout\n");
  1612. /* Now we have ~15 microseconds to read/write various registers */
  1613. sysc_write(ddata, 0x6c, kick0_val);
  1614. sysc_write(ddata, 0x70, kick1_val);
  1615. local_irq_restore(flags);
  1616. }
  1617. static void sysc_module_unlock_quirk_rtc(struct sysc *ddata)
  1618. {
  1619. sysc_quirk_rtc(ddata, false);
  1620. }
  1621. static void sysc_module_lock_quirk_rtc(struct sysc *ddata)
  1622. {
  1623. sysc_quirk_rtc(ddata, true);
  1624. }
  1625. /* OTG omap2430 glue layer up to omap4 needs OTG_FORCESTDBY configured */
  1626. static void sysc_module_enable_quirk_otg(struct sysc *ddata)
  1627. {
  1628. int offset = 0x414; /* OTG_FORCESTDBY */
  1629. sysc_write(ddata, offset, 0);
  1630. }
  1631. static void sysc_module_disable_quirk_otg(struct sysc *ddata)
  1632. {
  1633. int offset = 0x414; /* OTG_FORCESTDBY */
  1634. u32 val = BIT(0); /* ENABLEFORCE */
  1635. sysc_write(ddata, offset, val);
  1636. }
  1637. /* 36xx SGX needs a quirk for to bypass OCP IPG interrupt logic */
  1638. static void sysc_module_enable_quirk_sgx(struct sysc *ddata)
  1639. {
  1640. int offset = 0xff08; /* OCP_DEBUG_CONFIG */
  1641. u32 val = BIT(31); /* THALIA_INT_BYPASS */
  1642. sysc_write(ddata, offset, val);
  1643. }
  1644. /* Watchdog timer needs a disable sequence after reset */
  1645. static void sysc_reset_done_quirk_wdt(struct sysc *ddata)
  1646. {
  1647. int wps, spr, error;
  1648. u32 val;
  1649. wps = 0x34;
  1650. spr = 0x48;
  1651. sysc_write(ddata, spr, 0xaaaa);
  1652. error = readl_poll_timeout(ddata->module_va + wps, val,
  1653. !(val & 0x10), 100,
  1654. MAX_MODULE_SOFTRESET_WAIT);
  1655. if (error)
  1656. dev_warn(ddata->dev, "wdt disable step1 failed\n");
  1657. sysc_write(ddata, spr, 0x5555);
  1658. error = readl_poll_timeout(ddata->module_va + wps, val,
  1659. !(val & 0x10), 100,
  1660. MAX_MODULE_SOFTRESET_WAIT);
  1661. if (error)
  1662. dev_warn(ddata->dev, "wdt disable step2 failed\n");
  1663. }
  1664. /* PRUSS needs to set MSTANDBY_INIT inorder to idle properly */
  1665. static void sysc_module_disable_quirk_pruss(struct sysc *ddata)
  1666. {
  1667. u32 reg;
  1668. reg = sysc_read(ddata, ddata->offsets[SYSC_SYSCONFIG]);
  1669. reg |= SYSC_PRUSS_STANDBY_INIT;
  1670. sysc_write(ddata, ddata->offsets[SYSC_SYSCONFIG], reg);
  1671. }
  1672. static void sysc_init_module_quirks(struct sysc *ddata)
  1673. {
  1674. if (ddata->legacy_mode || !ddata->name)
  1675. return;
  1676. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_HDQ1W) {
  1677. ddata->pre_reset_quirk = sysc_pre_reset_quirk_hdq1w;
  1678. return;
  1679. }
  1680. #ifdef CONFIG_OMAP_GPMC_DEBUG
  1681. if (ddata->cfg.quirks & SYSC_QUIRK_GPMC_DEBUG) {
  1682. ddata->cfg.quirks |= SYSC_QUIRK_NO_RESET_ON_INIT;
  1683. return;
  1684. }
  1685. #endif
  1686. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_I2C) {
  1687. ddata->pre_reset_quirk = sysc_pre_reset_quirk_i2c;
  1688. ddata->post_reset_quirk = sysc_post_reset_quirk_i2c;
  1689. return;
  1690. }
  1691. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_AESS)
  1692. ddata->module_enable_quirk = sysc_module_enable_quirk_aess;
  1693. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_DSS_RESET)
  1694. ddata->pre_reset_quirk = sysc_pre_reset_quirk_dss;
  1695. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_RTC_UNLOCK) {
  1696. ddata->module_unlock_quirk = sysc_module_unlock_quirk_rtc;
  1697. ddata->module_lock_quirk = sysc_module_lock_quirk_rtc;
  1698. return;
  1699. }
  1700. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_OTG) {
  1701. ddata->module_enable_quirk = sysc_module_enable_quirk_otg;
  1702. ddata->module_disable_quirk = sysc_module_disable_quirk_otg;
  1703. }
  1704. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_SGX)
  1705. ddata->module_enable_quirk = sysc_module_enable_quirk_sgx;
  1706. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_WDT) {
  1707. ddata->reset_done_quirk = sysc_reset_done_quirk_wdt;
  1708. ddata->module_disable_quirk = sysc_reset_done_quirk_wdt;
  1709. }
  1710. if (ddata->cfg.quirks & SYSC_MODULE_QUIRK_PRUSS)
  1711. ddata->module_disable_quirk = sysc_module_disable_quirk_pruss;
  1712. }
  1713. static int sysc_clockdomain_init(struct sysc *ddata)
  1714. {
  1715. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  1716. struct clk *fck = NULL, *ick = NULL;
  1717. int error;
  1718. if (!pdata || !pdata->init_clockdomain)
  1719. return 0;
  1720. switch (ddata->nr_clocks) {
  1721. case 2:
  1722. ick = ddata->clocks[SYSC_ICK];
  1723. fallthrough;
  1724. case 1:
  1725. fck = ddata->clocks[SYSC_FCK];
  1726. break;
  1727. case 0:
  1728. return 0;
  1729. }
  1730. error = pdata->init_clockdomain(ddata->dev, fck, ick, &ddata->cookie);
  1731. if (!error || error == -ENODEV)
  1732. return 0;
  1733. return error;
  1734. }
  1735. /*
  1736. * Note that pdata->init_module() typically does a reset first. After
  1737. * pdata->init_module() is done, PM runtime can be used for the interconnect
  1738. * target module.
  1739. */
  1740. static int sysc_legacy_init(struct sysc *ddata)
  1741. {
  1742. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  1743. int error;
  1744. if (!pdata || !pdata->init_module)
  1745. return 0;
  1746. error = pdata->init_module(ddata->dev, ddata->mdata, &ddata->cookie);
  1747. if (error == -EEXIST)
  1748. error = 0;
  1749. return error;
  1750. }
  1751. /*
  1752. * Note that the caller must ensure the interconnect target module is enabled
  1753. * before calling reset. Otherwise reset will not complete.
  1754. */
  1755. static int sysc_reset(struct sysc *ddata)
  1756. {
  1757. int sysc_offset, sysc_val, error;
  1758. u32 sysc_mask;
  1759. sysc_offset = ddata->offsets[SYSC_SYSCONFIG];
  1760. if (ddata->legacy_mode ||
  1761. ddata->cap->regbits->srst_shift < 0 ||
  1762. ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  1763. return 0;
  1764. sysc_mask = BIT(ddata->cap->regbits->srst_shift);
  1765. if (ddata->pre_reset_quirk)
  1766. ddata->pre_reset_quirk(ddata);
  1767. if (sysc_offset >= 0) {
  1768. sysc_val = sysc_read_sysconfig(ddata);
  1769. sysc_val |= sysc_mask;
  1770. sysc_write(ddata, sysc_offset, sysc_val);
  1771. /* Flush posted write */
  1772. sysc_val = sysc_read_sysconfig(ddata);
  1773. }
  1774. if (ddata->cfg.srst_udelay)
  1775. fsleep(ddata->cfg.srst_udelay);
  1776. if (ddata->post_reset_quirk)
  1777. ddata->post_reset_quirk(ddata);
  1778. error = sysc_wait_softreset(ddata);
  1779. if (error)
  1780. dev_warn(ddata->dev, "OCP softreset timed out\n");
  1781. if (ddata->reset_done_quirk)
  1782. ddata->reset_done_quirk(ddata);
  1783. return error;
  1784. }
  1785. /*
  1786. * At this point the module is configured enough to read the revision but
  1787. * module may not be completely configured yet to use PM runtime. Enable
  1788. * all clocks directly during init to configure the quirks needed for PM
  1789. * runtime based on the revision register.
  1790. */
  1791. static int sysc_init_module(struct sysc *ddata)
  1792. {
  1793. bool rstctrl_deasserted = false;
  1794. int error = 0;
  1795. error = sysc_clockdomain_init(ddata);
  1796. if (error)
  1797. return error;
  1798. sysc_clkdm_deny_idle(ddata);
  1799. /*
  1800. * Always enable clocks. The bootloader may or may not have enabled
  1801. * the related clocks.
  1802. */
  1803. error = sysc_enable_opt_clocks(ddata);
  1804. if (error)
  1805. return error;
  1806. error = sysc_enable_main_clocks(ddata);
  1807. if (error)
  1808. goto err_opt_clocks;
  1809. if (!(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)) {
  1810. error = reset_control_deassert(ddata->rsts);
  1811. if (error)
  1812. goto err_main_clocks;
  1813. rstctrl_deasserted = true;
  1814. }
  1815. ddata->revision = sysc_read_revision(ddata);
  1816. sysc_init_revision_quirks(ddata);
  1817. sysc_init_module_quirks(ddata);
  1818. if (ddata->legacy_mode) {
  1819. error = sysc_legacy_init(ddata);
  1820. if (error)
  1821. goto err_main_clocks;
  1822. }
  1823. if (!ddata->legacy_mode) {
  1824. error = sysc_enable_module(ddata->dev);
  1825. if (error)
  1826. goto err_main_clocks;
  1827. }
  1828. error = sysc_reset(ddata);
  1829. if (error)
  1830. dev_err(ddata->dev, "Reset failed with %d\n", error);
  1831. if (error && !ddata->legacy_mode)
  1832. sysc_disable_module(ddata->dev);
  1833. err_main_clocks:
  1834. if (error)
  1835. sysc_disable_main_clocks(ddata);
  1836. err_opt_clocks:
  1837. /* No re-enable of clockdomain autoidle to prevent module autoidle */
  1838. if (error) {
  1839. sysc_disable_opt_clocks(ddata);
  1840. sysc_clkdm_allow_idle(ddata);
  1841. }
  1842. if (error && rstctrl_deasserted &&
  1843. !(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT))
  1844. reset_control_assert(ddata->rsts);
  1845. return error;
  1846. }
  1847. static int sysc_init_sysc_mask(struct sysc *ddata)
  1848. {
  1849. struct device_node *np = ddata->dev->of_node;
  1850. int error;
  1851. u32 val;
  1852. error = of_property_read_u32(np, "ti,sysc-mask", &val);
  1853. if (error)
  1854. return 0;
  1855. ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
  1856. return 0;
  1857. }
  1858. static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
  1859. const char *name)
  1860. {
  1861. struct device_node *np = ddata->dev->of_node;
  1862. struct property *prop;
  1863. const __be32 *p;
  1864. u32 val;
  1865. of_property_for_each_u32(np, name, prop, p, val) {
  1866. if (val >= SYSC_NR_IDLEMODES) {
  1867. dev_err(ddata->dev, "invalid idlemode: %i\n", val);
  1868. return -EINVAL;
  1869. }
  1870. *idlemodes |= (1 << val);
  1871. }
  1872. return 0;
  1873. }
  1874. static int sysc_init_idlemodes(struct sysc *ddata)
  1875. {
  1876. int error;
  1877. error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
  1878. "ti,sysc-midle");
  1879. if (error)
  1880. return error;
  1881. error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
  1882. "ti,sysc-sidle");
  1883. if (error)
  1884. return error;
  1885. return 0;
  1886. }
  1887. /*
  1888. * Only some devices on omap4 and later have SYSCONFIG reset done
  1889. * bit. We can detect this if there is no SYSSTATUS at all, or the
  1890. * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
  1891. * have multiple bits for the child devices like OHCI and EHCI.
  1892. * Depends on SYSC being parsed first.
  1893. */
  1894. static int sysc_init_syss_mask(struct sysc *ddata)
  1895. {
  1896. struct device_node *np = ddata->dev->of_node;
  1897. int error;
  1898. u32 val;
  1899. error = of_property_read_u32(np, "ti,syss-mask", &val);
  1900. if (error) {
  1901. if ((ddata->cap->type == TI_SYSC_OMAP4 ||
  1902. ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
  1903. (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  1904. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  1905. return 0;
  1906. }
  1907. if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  1908. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  1909. ddata->cfg.syss_mask = val;
  1910. return 0;
  1911. }
  1912. /*
  1913. * Many child device drivers need to have fck and opt clocks available
  1914. * to get the clock rate for device internal configuration etc.
  1915. */
  1916. static int sysc_child_add_named_clock(struct sysc *ddata,
  1917. struct device *child,
  1918. const char *name)
  1919. {
  1920. struct clk *clk;
  1921. struct clk_lookup *l;
  1922. int error = 0;
  1923. if (!name)
  1924. return 0;
  1925. clk = clk_get(child, name);
  1926. if (!IS_ERR(clk)) {
  1927. error = -EEXIST;
  1928. goto put_clk;
  1929. }
  1930. clk = clk_get(ddata->dev, name);
  1931. if (IS_ERR(clk))
  1932. return -ENODEV;
  1933. l = clkdev_create(clk, name, dev_name(child));
  1934. if (!l)
  1935. error = -ENOMEM;
  1936. put_clk:
  1937. clk_put(clk);
  1938. return error;
  1939. }
  1940. static int sysc_child_add_clocks(struct sysc *ddata,
  1941. struct device *child)
  1942. {
  1943. int i, error;
  1944. for (i = 0; i < ddata->nr_clocks; i++) {
  1945. error = sysc_child_add_named_clock(ddata,
  1946. child,
  1947. ddata->clock_roles[i]);
  1948. if (error && error != -EEXIST) {
  1949. dev_err(ddata->dev, "could not add child clock %s: %i\n",
  1950. ddata->clock_roles[i], error);
  1951. return error;
  1952. }
  1953. }
  1954. return 0;
  1955. }
  1956. static struct device_type sysc_device_type = {
  1957. };
  1958. static struct sysc *sysc_child_to_parent(struct device *dev)
  1959. {
  1960. struct device *parent = dev->parent;
  1961. if (!parent || parent->type != &sysc_device_type)
  1962. return NULL;
  1963. return dev_get_drvdata(parent);
  1964. }
  1965. static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
  1966. {
  1967. struct sysc *ddata;
  1968. int error;
  1969. ddata = sysc_child_to_parent(dev);
  1970. error = pm_generic_runtime_suspend(dev);
  1971. if (error)
  1972. return error;
  1973. if (!ddata->enabled)
  1974. return 0;
  1975. return sysc_runtime_suspend(ddata->dev);
  1976. }
  1977. static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
  1978. {
  1979. struct sysc *ddata;
  1980. int error;
  1981. ddata = sysc_child_to_parent(dev);
  1982. if (!ddata->enabled) {
  1983. error = sysc_runtime_resume(ddata->dev);
  1984. if (error < 0)
  1985. dev_err(ddata->dev,
  1986. "%s error: %i\n", __func__, error);
  1987. }
  1988. return pm_generic_runtime_resume(dev);
  1989. }
  1990. #ifdef CONFIG_PM_SLEEP
  1991. static int sysc_child_suspend_noirq(struct device *dev)
  1992. {
  1993. struct sysc *ddata;
  1994. int error;
  1995. ddata = sysc_child_to_parent(dev);
  1996. dev_dbg(ddata->dev, "%s %s\n", __func__,
  1997. ddata->name ? ddata->name : "");
  1998. error = pm_generic_suspend_noirq(dev);
  1999. if (error) {
  2000. dev_err(dev, "%s error at %i: %i\n",
  2001. __func__, __LINE__, error);
  2002. return error;
  2003. }
  2004. if (!pm_runtime_status_suspended(dev)) {
  2005. error = pm_generic_runtime_suspend(dev);
  2006. if (error) {
  2007. dev_dbg(dev, "%s busy at %i: %i\n",
  2008. __func__, __LINE__, error);
  2009. return 0;
  2010. }
  2011. error = sysc_runtime_suspend(ddata->dev);
  2012. if (error) {
  2013. dev_err(dev, "%s error at %i: %i\n",
  2014. __func__, __LINE__, error);
  2015. return error;
  2016. }
  2017. ddata->child_needs_resume = true;
  2018. }
  2019. return 0;
  2020. }
  2021. static int sysc_child_resume_noirq(struct device *dev)
  2022. {
  2023. struct sysc *ddata;
  2024. int error;
  2025. ddata = sysc_child_to_parent(dev);
  2026. dev_dbg(ddata->dev, "%s %s\n", __func__,
  2027. ddata->name ? ddata->name : "");
  2028. if (ddata->child_needs_resume) {
  2029. ddata->child_needs_resume = false;
  2030. error = sysc_runtime_resume(ddata->dev);
  2031. if (error)
  2032. dev_err(ddata->dev,
  2033. "%s runtime resume error: %i\n",
  2034. __func__, error);
  2035. error = pm_generic_runtime_resume(dev);
  2036. if (error)
  2037. dev_err(ddata->dev,
  2038. "%s generic runtime resume: %i\n",
  2039. __func__, error);
  2040. }
  2041. return pm_generic_resume_noirq(dev);
  2042. }
  2043. #endif
  2044. static struct dev_pm_domain sysc_child_pm_domain = {
  2045. .ops = {
  2046. SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
  2047. sysc_child_runtime_resume,
  2048. NULL)
  2049. USE_PLATFORM_PM_SLEEP_OPS
  2050. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
  2051. sysc_child_resume_noirq)
  2052. }
  2053. };
  2054. /* Caller needs to take list_lock if ever used outside of cpu_pm */
  2055. static void sysc_reinit_modules(struct sysc_soc_info *soc)
  2056. {
  2057. struct sysc_module *module;
  2058. struct list_head *pos;
  2059. struct sysc *ddata;
  2060. list_for_each(pos, &sysc_soc->restored_modules) {
  2061. module = list_entry(pos, struct sysc_module, node);
  2062. ddata = module->ddata;
  2063. sysc_reinit_module(ddata, ddata->enabled);
  2064. }
  2065. }
  2066. /**
  2067. * sysc_context_notifier - optionally reset and restore module after idle
  2068. * @nb: notifier block
  2069. * @cmd: unused
  2070. * @v: unused
  2071. *
  2072. * Some interconnect target modules need to be restored, or reset and restored
  2073. * on CPU_PM CPU_PM_CLUSTER_EXIT notifier. This is needed at least for am335x
  2074. * OTG and GPMC target modules even if the modules are unused.
  2075. */
  2076. static int sysc_context_notifier(struct notifier_block *nb, unsigned long cmd,
  2077. void *v)
  2078. {
  2079. struct sysc_soc_info *soc;
  2080. soc = container_of(nb, struct sysc_soc_info, nb);
  2081. switch (cmd) {
  2082. case CPU_CLUSTER_PM_ENTER:
  2083. break;
  2084. case CPU_CLUSTER_PM_ENTER_FAILED: /* No need to restore context */
  2085. break;
  2086. case CPU_CLUSTER_PM_EXIT:
  2087. sysc_reinit_modules(soc);
  2088. break;
  2089. }
  2090. return NOTIFY_OK;
  2091. }
  2092. /**
  2093. * sysc_add_restored - optionally add reset and restore quirk hanlling
  2094. * @ddata: device data
  2095. */
  2096. static void sysc_add_restored(struct sysc *ddata)
  2097. {
  2098. struct sysc_module *restored_module;
  2099. restored_module = kzalloc(sizeof(*restored_module), GFP_KERNEL);
  2100. if (!restored_module)
  2101. return;
  2102. restored_module->ddata = ddata;
  2103. mutex_lock(&sysc_soc->list_lock);
  2104. list_add(&restored_module->node, &sysc_soc->restored_modules);
  2105. if (sysc_soc->nb.notifier_call)
  2106. goto out_unlock;
  2107. sysc_soc->nb.notifier_call = sysc_context_notifier;
  2108. cpu_pm_register_notifier(&sysc_soc->nb);
  2109. out_unlock:
  2110. mutex_unlock(&sysc_soc->list_lock);
  2111. }
  2112. /**
  2113. * sysc_legacy_idle_quirk - handle children in omap_device compatible way
  2114. * @ddata: device driver data
  2115. * @child: child device driver
  2116. *
  2117. * Allow idle for child devices as done with _od_runtime_suspend().
  2118. * Otherwise many child devices will not idle because of the permanent
  2119. * parent usecount set in pm_runtime_irq_safe().
  2120. *
  2121. * Note that the long term solution is to just modify the child device
  2122. * drivers to not set pm_runtime_irq_safe() and then this can be just
  2123. * dropped.
  2124. */
  2125. static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
  2126. {
  2127. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  2128. dev_pm_domain_set(child, &sysc_child_pm_domain);
  2129. }
  2130. static int sysc_notifier_call(struct notifier_block *nb,
  2131. unsigned long event, void *device)
  2132. {
  2133. struct device *dev = device;
  2134. struct sysc *ddata;
  2135. int error;
  2136. ddata = sysc_child_to_parent(dev);
  2137. if (!ddata)
  2138. return NOTIFY_DONE;
  2139. switch (event) {
  2140. case BUS_NOTIFY_ADD_DEVICE:
  2141. error = sysc_child_add_clocks(ddata, dev);
  2142. if (error)
  2143. return error;
  2144. sysc_legacy_idle_quirk(ddata, dev);
  2145. break;
  2146. default:
  2147. break;
  2148. }
  2149. return NOTIFY_DONE;
  2150. }
  2151. static struct notifier_block sysc_nb = {
  2152. .notifier_call = sysc_notifier_call,
  2153. };
  2154. /* Device tree configured quirks */
  2155. struct sysc_dts_quirk {
  2156. const char *name;
  2157. u32 mask;
  2158. };
  2159. static const struct sysc_dts_quirk sysc_dts_quirks[] = {
  2160. { .name = "ti,no-idle-on-init",
  2161. .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
  2162. { .name = "ti,no-reset-on-init",
  2163. .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
  2164. { .name = "ti,no-idle",
  2165. .mask = SYSC_QUIRK_NO_IDLE, },
  2166. };
  2167. static void sysc_parse_dts_quirks(struct sysc *ddata, struct device_node *np,
  2168. bool is_child)
  2169. {
  2170. const struct property *prop;
  2171. int i, len;
  2172. for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
  2173. const char *name = sysc_dts_quirks[i].name;
  2174. prop = of_get_property(np, name, &len);
  2175. if (!prop)
  2176. continue;
  2177. ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
  2178. if (is_child) {
  2179. dev_warn(ddata->dev,
  2180. "dts flag should be at module level for %s\n",
  2181. name);
  2182. }
  2183. }
  2184. }
  2185. static int sysc_init_dts_quirks(struct sysc *ddata)
  2186. {
  2187. struct device_node *np = ddata->dev->of_node;
  2188. int error;
  2189. u32 val;
  2190. ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
  2191. sysc_parse_dts_quirks(ddata, np, false);
  2192. error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
  2193. if (!error) {
  2194. if (val > 255) {
  2195. dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
  2196. val);
  2197. }
  2198. ddata->cfg.srst_udelay = (u8)val;
  2199. }
  2200. return 0;
  2201. }
  2202. static void sysc_unprepare(struct sysc *ddata)
  2203. {
  2204. int i;
  2205. if (!ddata->clocks)
  2206. return;
  2207. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  2208. if (!IS_ERR_OR_NULL(ddata->clocks[i]))
  2209. clk_unprepare(ddata->clocks[i]);
  2210. }
  2211. }
  2212. /*
  2213. * Common sysc register bits found on omap2, also known as type1
  2214. */
  2215. static const struct sysc_regbits sysc_regbits_omap2 = {
  2216. .dmadisable_shift = -ENODEV,
  2217. .midle_shift = 12,
  2218. .sidle_shift = 3,
  2219. .clkact_shift = 8,
  2220. .emufree_shift = 5,
  2221. .enwkup_shift = 2,
  2222. .srst_shift = 1,
  2223. .autoidle_shift = 0,
  2224. };
  2225. static const struct sysc_capabilities sysc_omap2 = {
  2226. .type = TI_SYSC_OMAP2,
  2227. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  2228. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  2229. SYSC_OMAP2_AUTOIDLE,
  2230. .regbits = &sysc_regbits_omap2,
  2231. };
  2232. /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
  2233. static const struct sysc_capabilities sysc_omap2_timer = {
  2234. .type = TI_SYSC_OMAP2_TIMER,
  2235. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  2236. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  2237. SYSC_OMAP2_AUTOIDLE,
  2238. .regbits = &sysc_regbits_omap2,
  2239. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
  2240. };
  2241. /*
  2242. * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
  2243. * with different sidle position
  2244. */
  2245. static const struct sysc_regbits sysc_regbits_omap3_sham = {
  2246. .dmadisable_shift = -ENODEV,
  2247. .midle_shift = -ENODEV,
  2248. .sidle_shift = 4,
  2249. .clkact_shift = -ENODEV,
  2250. .enwkup_shift = -ENODEV,
  2251. .srst_shift = 1,
  2252. .autoidle_shift = 0,
  2253. .emufree_shift = -ENODEV,
  2254. };
  2255. static const struct sysc_capabilities sysc_omap3_sham = {
  2256. .type = TI_SYSC_OMAP3_SHAM,
  2257. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  2258. .regbits = &sysc_regbits_omap3_sham,
  2259. };
  2260. /*
  2261. * AES register bits found on omap3 and later, a variant of
  2262. * sysc_regbits_omap2 with different sidle position
  2263. */
  2264. static const struct sysc_regbits sysc_regbits_omap3_aes = {
  2265. .dmadisable_shift = -ENODEV,
  2266. .midle_shift = -ENODEV,
  2267. .sidle_shift = 6,
  2268. .clkact_shift = -ENODEV,
  2269. .enwkup_shift = -ENODEV,
  2270. .srst_shift = 1,
  2271. .autoidle_shift = 0,
  2272. .emufree_shift = -ENODEV,
  2273. };
  2274. static const struct sysc_capabilities sysc_omap3_aes = {
  2275. .type = TI_SYSC_OMAP3_AES,
  2276. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  2277. .regbits = &sysc_regbits_omap3_aes,
  2278. };
  2279. /*
  2280. * Common sysc register bits found on omap4, also known as type2
  2281. */
  2282. static const struct sysc_regbits sysc_regbits_omap4 = {
  2283. .dmadisable_shift = 16,
  2284. .midle_shift = 4,
  2285. .sidle_shift = 2,
  2286. .clkact_shift = -ENODEV,
  2287. .enwkup_shift = -ENODEV,
  2288. .emufree_shift = 1,
  2289. .srst_shift = 0,
  2290. .autoidle_shift = -ENODEV,
  2291. };
  2292. static const struct sysc_capabilities sysc_omap4 = {
  2293. .type = TI_SYSC_OMAP4,
  2294. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  2295. SYSC_OMAP4_SOFTRESET,
  2296. .regbits = &sysc_regbits_omap4,
  2297. };
  2298. static const struct sysc_capabilities sysc_omap4_timer = {
  2299. .type = TI_SYSC_OMAP4_TIMER,
  2300. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  2301. SYSC_OMAP4_SOFTRESET,
  2302. .regbits = &sysc_regbits_omap4,
  2303. };
  2304. /*
  2305. * Common sysc register bits found on omap4, also known as type3
  2306. */
  2307. static const struct sysc_regbits sysc_regbits_omap4_simple = {
  2308. .dmadisable_shift = -ENODEV,
  2309. .midle_shift = 2,
  2310. .sidle_shift = 0,
  2311. .clkact_shift = -ENODEV,
  2312. .enwkup_shift = -ENODEV,
  2313. .srst_shift = -ENODEV,
  2314. .emufree_shift = -ENODEV,
  2315. .autoidle_shift = -ENODEV,
  2316. };
  2317. static const struct sysc_capabilities sysc_omap4_simple = {
  2318. .type = TI_SYSC_OMAP4_SIMPLE,
  2319. .regbits = &sysc_regbits_omap4_simple,
  2320. };
  2321. /*
  2322. * SmartReflex sysc found on omap34xx
  2323. */
  2324. static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
  2325. .dmadisable_shift = -ENODEV,
  2326. .midle_shift = -ENODEV,
  2327. .sidle_shift = -ENODEV,
  2328. .clkact_shift = 20,
  2329. .enwkup_shift = -ENODEV,
  2330. .srst_shift = -ENODEV,
  2331. .emufree_shift = -ENODEV,
  2332. .autoidle_shift = -ENODEV,
  2333. };
  2334. static const struct sysc_capabilities sysc_34xx_sr = {
  2335. .type = TI_SYSC_OMAP34XX_SR,
  2336. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
  2337. .regbits = &sysc_regbits_omap34xx_sr,
  2338. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
  2339. SYSC_QUIRK_LEGACY_IDLE,
  2340. };
  2341. /*
  2342. * SmartReflex sysc found on omap36xx and later
  2343. */
  2344. static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
  2345. .dmadisable_shift = -ENODEV,
  2346. .midle_shift = -ENODEV,
  2347. .sidle_shift = 24,
  2348. .clkact_shift = -ENODEV,
  2349. .enwkup_shift = 26,
  2350. .srst_shift = -ENODEV,
  2351. .emufree_shift = -ENODEV,
  2352. .autoidle_shift = -ENODEV,
  2353. };
  2354. static const struct sysc_capabilities sysc_36xx_sr = {
  2355. .type = TI_SYSC_OMAP36XX_SR,
  2356. .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
  2357. .regbits = &sysc_regbits_omap36xx_sr,
  2358. .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
  2359. };
  2360. static const struct sysc_capabilities sysc_omap4_sr = {
  2361. .type = TI_SYSC_OMAP4_SR,
  2362. .regbits = &sysc_regbits_omap36xx_sr,
  2363. .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
  2364. };
  2365. /*
  2366. * McASP register bits found on omap4 and later
  2367. */
  2368. static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
  2369. .dmadisable_shift = -ENODEV,
  2370. .midle_shift = -ENODEV,
  2371. .sidle_shift = 0,
  2372. .clkact_shift = -ENODEV,
  2373. .enwkup_shift = -ENODEV,
  2374. .srst_shift = -ENODEV,
  2375. .emufree_shift = -ENODEV,
  2376. .autoidle_shift = -ENODEV,
  2377. };
  2378. static const struct sysc_capabilities sysc_omap4_mcasp = {
  2379. .type = TI_SYSC_OMAP4_MCASP,
  2380. .regbits = &sysc_regbits_omap4_mcasp,
  2381. .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
  2382. };
  2383. /*
  2384. * McASP found on dra7 and later
  2385. */
  2386. static const struct sysc_capabilities sysc_dra7_mcasp = {
  2387. .type = TI_SYSC_OMAP4_SIMPLE,
  2388. .regbits = &sysc_regbits_omap4_simple,
  2389. .mod_quirks = SYSC_QUIRK_OPT_CLKS_NEEDED,
  2390. };
  2391. /*
  2392. * FS USB host found on omap4 and later
  2393. */
  2394. static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
  2395. .dmadisable_shift = -ENODEV,
  2396. .midle_shift = -ENODEV,
  2397. .sidle_shift = 24,
  2398. .clkact_shift = -ENODEV,
  2399. .enwkup_shift = 26,
  2400. .srst_shift = -ENODEV,
  2401. .emufree_shift = -ENODEV,
  2402. .autoidle_shift = -ENODEV,
  2403. };
  2404. static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
  2405. .type = TI_SYSC_OMAP4_USB_HOST_FS,
  2406. .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
  2407. .regbits = &sysc_regbits_omap4_usb_host_fs,
  2408. };
  2409. static const struct sysc_regbits sysc_regbits_dra7_mcan = {
  2410. .dmadisable_shift = -ENODEV,
  2411. .midle_shift = -ENODEV,
  2412. .sidle_shift = -ENODEV,
  2413. .clkact_shift = -ENODEV,
  2414. .enwkup_shift = 4,
  2415. .srst_shift = 0,
  2416. .emufree_shift = -ENODEV,
  2417. .autoidle_shift = -ENODEV,
  2418. };
  2419. static const struct sysc_capabilities sysc_dra7_mcan = {
  2420. .type = TI_SYSC_DRA7_MCAN,
  2421. .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
  2422. .regbits = &sysc_regbits_dra7_mcan,
  2423. .mod_quirks = SYSS_QUIRK_RESETDONE_INVERTED,
  2424. };
  2425. /*
  2426. * PRUSS found on some AM33xx, AM437x and AM57xx SoCs
  2427. */
  2428. static const struct sysc_capabilities sysc_pruss = {
  2429. .type = TI_SYSC_PRUSS,
  2430. .sysc_mask = SYSC_PRUSS_STANDBY_INIT | SYSC_PRUSS_SUB_MWAIT,
  2431. .regbits = &sysc_regbits_omap4_simple,
  2432. .mod_quirks = SYSC_MODULE_QUIRK_PRUSS,
  2433. };
  2434. static int sysc_init_pdata(struct sysc *ddata)
  2435. {
  2436. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  2437. struct ti_sysc_module_data *mdata;
  2438. if (!pdata)
  2439. return 0;
  2440. mdata = devm_kzalloc(ddata->dev, sizeof(*mdata), GFP_KERNEL);
  2441. if (!mdata)
  2442. return -ENOMEM;
  2443. if (ddata->legacy_mode) {
  2444. mdata->name = ddata->legacy_mode;
  2445. mdata->module_pa = ddata->module_pa;
  2446. mdata->module_size = ddata->module_size;
  2447. mdata->offsets = ddata->offsets;
  2448. mdata->nr_offsets = SYSC_MAX_REGS;
  2449. mdata->cap = ddata->cap;
  2450. mdata->cfg = &ddata->cfg;
  2451. }
  2452. ddata->mdata = mdata;
  2453. return 0;
  2454. }
  2455. static int sysc_init_match(struct sysc *ddata)
  2456. {
  2457. const struct sysc_capabilities *cap;
  2458. cap = of_device_get_match_data(ddata->dev);
  2459. if (!cap)
  2460. return -EINVAL;
  2461. ddata->cap = cap;
  2462. if (ddata->cap)
  2463. ddata->cfg.quirks |= ddata->cap->mod_quirks;
  2464. return 0;
  2465. }
  2466. static void ti_sysc_idle(struct work_struct *work)
  2467. {
  2468. struct sysc *ddata;
  2469. ddata = container_of(work, struct sysc, idle_work.work);
  2470. /*
  2471. * One time decrement of clock usage counts if left on from init.
  2472. * Note that we disable opt clocks unconditionally in this case
  2473. * as they are enabled unconditionally during init without
  2474. * considering sysc_opt_clks_needed() at that point.
  2475. */
  2476. if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE |
  2477. SYSC_QUIRK_NO_IDLE_ON_INIT)) {
  2478. sysc_disable_main_clocks(ddata);
  2479. sysc_disable_opt_clocks(ddata);
  2480. sysc_clkdm_allow_idle(ddata);
  2481. }
  2482. /* Keep permanent PM runtime usage count for SYSC_QUIRK_NO_IDLE */
  2483. if (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE)
  2484. return;
  2485. /*
  2486. * Decrement PM runtime usage count for SYSC_QUIRK_NO_IDLE_ON_INIT
  2487. * and SYSC_QUIRK_NO_RESET_ON_INIT
  2488. */
  2489. if (pm_runtime_active(ddata->dev))
  2490. pm_runtime_put_sync(ddata->dev);
  2491. }
  2492. /*
  2493. * SoC model and features detection. Only needed for SoCs that need
  2494. * special handling for quirks, no need to list others.
  2495. */
  2496. static const struct soc_device_attribute sysc_soc_match[] = {
  2497. SOC_FLAG("OMAP242*", SOC_2420),
  2498. SOC_FLAG("OMAP243*", SOC_2430),
  2499. SOC_FLAG("AM35*", SOC_AM35),
  2500. SOC_FLAG("OMAP3[45]*", SOC_3430),
  2501. SOC_FLAG("OMAP3[67]*", SOC_3630),
  2502. SOC_FLAG("OMAP443*", SOC_4430),
  2503. SOC_FLAG("OMAP446*", SOC_4460),
  2504. SOC_FLAG("OMAP447*", SOC_4470),
  2505. SOC_FLAG("OMAP54*", SOC_5430),
  2506. SOC_FLAG("AM433", SOC_AM3),
  2507. SOC_FLAG("AM43*", SOC_AM4),
  2508. SOC_FLAG("DRA7*", SOC_DRA7),
  2509. { /* sentinel */ }
  2510. };
  2511. /*
  2512. * List of SoCs variants with disabled features. By default we assume all
  2513. * devices in the device tree are available so no need to list those SoCs.
  2514. */
  2515. static const struct soc_device_attribute sysc_soc_feat_match[] = {
  2516. /* OMAP3430/3530 and AM3517 variants with some accelerators disabled */
  2517. SOC_FLAG("AM3505", DIS_SGX),
  2518. SOC_FLAG("OMAP3525", DIS_SGX),
  2519. SOC_FLAG("OMAP3515", DIS_IVA | DIS_SGX),
  2520. SOC_FLAG("OMAP3503", DIS_ISP | DIS_IVA | DIS_SGX),
  2521. /* OMAP3630/DM3730 variants with some accelerators disabled */
  2522. SOC_FLAG("AM3703", DIS_IVA | DIS_SGX),
  2523. SOC_FLAG("DM3725", DIS_SGX),
  2524. SOC_FLAG("OMAP3611", DIS_ISP | DIS_IVA | DIS_SGX),
  2525. SOC_FLAG("OMAP3615/AM3715", DIS_IVA),
  2526. SOC_FLAG("OMAP3621", DIS_ISP),
  2527. { /* sentinel */ }
  2528. };
  2529. static int sysc_add_disabled(unsigned long base)
  2530. {
  2531. struct sysc_address *disabled_module;
  2532. disabled_module = kzalloc(sizeof(*disabled_module), GFP_KERNEL);
  2533. if (!disabled_module)
  2534. return -ENOMEM;
  2535. disabled_module->base = base;
  2536. mutex_lock(&sysc_soc->list_lock);
  2537. list_add(&disabled_module->node, &sysc_soc->disabled_modules);
  2538. mutex_unlock(&sysc_soc->list_lock);
  2539. return 0;
  2540. }
  2541. /*
  2542. * One time init to detect the booted SoC, disable unavailable features
  2543. * and initialize list for optional cpu_pm notifier.
  2544. *
  2545. * Note that we initialize static data shared across all ti-sysc instances
  2546. * so ddata is only used for SoC type. This can be called from module_init
  2547. * once we no longer need to rely on platform data.
  2548. */
  2549. static int sysc_init_static_data(struct sysc *ddata)
  2550. {
  2551. const struct soc_device_attribute *match;
  2552. struct ti_sysc_platform_data *pdata;
  2553. unsigned long features = 0;
  2554. struct device_node *np;
  2555. if (sysc_soc)
  2556. return 0;
  2557. sysc_soc = kzalloc(sizeof(*sysc_soc), GFP_KERNEL);
  2558. if (!sysc_soc)
  2559. return -ENOMEM;
  2560. mutex_init(&sysc_soc->list_lock);
  2561. INIT_LIST_HEAD(&sysc_soc->disabled_modules);
  2562. INIT_LIST_HEAD(&sysc_soc->restored_modules);
  2563. sysc_soc->general_purpose = true;
  2564. pdata = dev_get_platdata(ddata->dev);
  2565. if (pdata && pdata->soc_type_gp)
  2566. sysc_soc->general_purpose = pdata->soc_type_gp();
  2567. match = soc_device_match(sysc_soc_match);
  2568. if (match && match->data)
  2569. sysc_soc->soc = (enum sysc_soc)(uintptr_t)match->data;
  2570. /*
  2571. * Check and warn about possible old incomplete dtb. We now want to see
  2572. * simple-pm-bus instead of simple-bus in the dtb for genpd using SoCs.
  2573. */
  2574. switch (sysc_soc->soc) {
  2575. case SOC_AM3:
  2576. case SOC_AM4:
  2577. case SOC_4430 ... SOC_4470:
  2578. case SOC_5430:
  2579. case SOC_DRA7:
  2580. np = of_find_node_by_path("/ocp");
  2581. WARN_ONCE(np && of_device_is_compatible(np, "simple-bus"),
  2582. "ti-sysc: Incomplete old dtb, please update\n");
  2583. break;
  2584. default:
  2585. break;
  2586. }
  2587. /* Ignore devices that are not available on HS and EMU SoCs */
  2588. if (!sysc_soc->general_purpose) {
  2589. switch (sysc_soc->soc) {
  2590. case SOC_3430 ... SOC_3630:
  2591. sysc_add_disabled(0x48304000); /* timer12 */
  2592. break;
  2593. case SOC_AM3:
  2594. sysc_add_disabled(0x48310000); /* rng */
  2595. break;
  2596. default:
  2597. break;
  2598. }
  2599. }
  2600. match = soc_device_match(sysc_soc_feat_match);
  2601. if (!match)
  2602. return 0;
  2603. if (match->data)
  2604. features = (unsigned long)match->data;
  2605. /*
  2606. * Add disabled devices to the list based on the module base.
  2607. * Note that this must be done before we attempt to access the
  2608. * device and have module revision checks working.
  2609. */
  2610. if (features & DIS_ISP)
  2611. sysc_add_disabled(0x480bd400);
  2612. if (features & DIS_IVA)
  2613. sysc_add_disabled(0x5d000000);
  2614. if (features & DIS_SGX)
  2615. sysc_add_disabled(0x50000000);
  2616. return 0;
  2617. }
  2618. static void sysc_cleanup_static_data(void)
  2619. {
  2620. struct sysc_module *restored_module;
  2621. struct sysc_address *disabled_module;
  2622. struct list_head *pos, *tmp;
  2623. if (!sysc_soc)
  2624. return;
  2625. if (sysc_soc->nb.notifier_call)
  2626. cpu_pm_unregister_notifier(&sysc_soc->nb);
  2627. mutex_lock(&sysc_soc->list_lock);
  2628. list_for_each_safe(pos, tmp, &sysc_soc->restored_modules) {
  2629. restored_module = list_entry(pos, struct sysc_module, node);
  2630. list_del(pos);
  2631. kfree(restored_module);
  2632. }
  2633. list_for_each_safe(pos, tmp, &sysc_soc->disabled_modules) {
  2634. disabled_module = list_entry(pos, struct sysc_address, node);
  2635. list_del(pos);
  2636. kfree(disabled_module);
  2637. }
  2638. mutex_unlock(&sysc_soc->list_lock);
  2639. }
  2640. static int sysc_check_disabled_devices(struct sysc *ddata)
  2641. {
  2642. struct sysc_address *disabled_module;
  2643. struct list_head *pos;
  2644. int error = 0;
  2645. mutex_lock(&sysc_soc->list_lock);
  2646. list_for_each(pos, &sysc_soc->disabled_modules) {
  2647. disabled_module = list_entry(pos, struct sysc_address, node);
  2648. if (ddata->module_pa == disabled_module->base) {
  2649. dev_dbg(ddata->dev, "module disabled for this SoC\n");
  2650. error = -ENODEV;
  2651. break;
  2652. }
  2653. }
  2654. mutex_unlock(&sysc_soc->list_lock);
  2655. return error;
  2656. }
  2657. /*
  2658. * Ignore timers tagged with no-reset and no-idle. These are likely in use,
  2659. * for example by drivers/clocksource/timer-ti-dm-systimer.c. If more checks
  2660. * are needed, we could also look at the timer register configuration.
  2661. */
  2662. static int sysc_check_active_timer(struct sysc *ddata)
  2663. {
  2664. int error;
  2665. if (ddata->cap->type != TI_SYSC_OMAP2_TIMER &&
  2666. ddata->cap->type != TI_SYSC_OMAP4_TIMER)
  2667. return 0;
  2668. /*
  2669. * Quirk for omap3 beagleboard revision A to B4 to use gpt12.
  2670. * Revision C and later are fixed with commit 23885389dbbb ("ARM:
  2671. * dts: Fix timer regression for beagleboard revision c"). This all
  2672. * can be dropped if we stop supporting old beagleboard revisions
  2673. * A to B4 at some point.
  2674. */
  2675. if (sysc_soc->soc == SOC_3430 || sysc_soc->soc == SOC_AM35)
  2676. error = -ENXIO;
  2677. else
  2678. error = -EBUSY;
  2679. if ((ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT) &&
  2680. (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE))
  2681. return error;
  2682. return 0;
  2683. }
  2684. static const struct of_device_id sysc_match_table[] = {
  2685. { .compatible = "simple-bus", },
  2686. { /* sentinel */ },
  2687. };
  2688. static int sysc_probe(struct platform_device *pdev)
  2689. {
  2690. struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  2691. struct sysc *ddata;
  2692. int error;
  2693. ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
  2694. if (!ddata)
  2695. return -ENOMEM;
  2696. ddata->offsets[SYSC_REVISION] = -ENODEV;
  2697. ddata->offsets[SYSC_SYSCONFIG] = -ENODEV;
  2698. ddata->offsets[SYSC_SYSSTATUS] = -ENODEV;
  2699. ddata->dev = &pdev->dev;
  2700. platform_set_drvdata(pdev, ddata);
  2701. error = sysc_init_static_data(ddata);
  2702. if (error)
  2703. return error;
  2704. error = sysc_init_match(ddata);
  2705. if (error)
  2706. return error;
  2707. error = sysc_init_dts_quirks(ddata);
  2708. if (error)
  2709. return error;
  2710. error = sysc_map_and_check_registers(ddata);
  2711. if (error)
  2712. return error;
  2713. error = sysc_init_sysc_mask(ddata);
  2714. if (error)
  2715. return error;
  2716. error = sysc_init_idlemodes(ddata);
  2717. if (error)
  2718. return error;
  2719. error = sysc_init_syss_mask(ddata);
  2720. if (error)
  2721. return error;
  2722. error = sysc_init_pdata(ddata);
  2723. if (error)
  2724. return error;
  2725. sysc_init_early_quirks(ddata);
  2726. error = sysc_check_disabled_devices(ddata);
  2727. if (error)
  2728. return error;
  2729. error = sysc_check_active_timer(ddata);
  2730. if (error == -ENXIO)
  2731. ddata->reserved = true;
  2732. else if (error)
  2733. return error;
  2734. error = sysc_get_clocks(ddata);
  2735. if (error)
  2736. return error;
  2737. error = sysc_init_resets(ddata);
  2738. if (error)
  2739. goto unprepare;
  2740. error = sysc_init_module(ddata);
  2741. if (error)
  2742. goto unprepare;
  2743. pm_runtime_enable(ddata->dev);
  2744. error = pm_runtime_resume_and_get(ddata->dev);
  2745. if (error < 0) {
  2746. pm_runtime_disable(ddata->dev);
  2747. goto unprepare;
  2748. }
  2749. /* Balance use counts as PM runtime should have enabled these all */
  2750. if (!(ddata->cfg.quirks &
  2751. (SYSC_QUIRK_NO_IDLE | SYSC_QUIRK_NO_IDLE_ON_INIT))) {
  2752. sysc_disable_main_clocks(ddata);
  2753. sysc_disable_opt_clocks(ddata);
  2754. sysc_clkdm_allow_idle(ddata);
  2755. }
  2756. if (!(ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT))
  2757. reset_control_assert(ddata->rsts);
  2758. sysc_show_registers(ddata);
  2759. ddata->dev->type = &sysc_device_type;
  2760. if (!ddata->reserved) {
  2761. error = of_platform_populate(ddata->dev->of_node,
  2762. sysc_match_table,
  2763. pdata ? pdata->auxdata : NULL,
  2764. ddata->dev);
  2765. if (error)
  2766. goto err;
  2767. }
  2768. INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
  2769. /* At least earlycon won't survive without deferred idle */
  2770. if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE |
  2771. SYSC_QUIRK_NO_IDLE_ON_INIT |
  2772. SYSC_QUIRK_NO_RESET_ON_INIT)) {
  2773. schedule_delayed_work(&ddata->idle_work, 3000);
  2774. } else {
  2775. pm_runtime_put(&pdev->dev);
  2776. }
  2777. if (ddata->cfg.quirks & SYSC_QUIRK_REINIT_ON_CTX_LOST)
  2778. sysc_add_restored(ddata);
  2779. return 0;
  2780. err:
  2781. pm_runtime_put_sync(&pdev->dev);
  2782. pm_runtime_disable(&pdev->dev);
  2783. unprepare:
  2784. sysc_unprepare(ddata);
  2785. return error;
  2786. }
  2787. static int sysc_remove(struct platform_device *pdev)
  2788. {
  2789. struct sysc *ddata = platform_get_drvdata(pdev);
  2790. int error;
  2791. /* Device can still be enabled, see deferred idle quirk in probe */
  2792. if (cancel_delayed_work_sync(&ddata->idle_work))
  2793. ti_sysc_idle(&ddata->idle_work.work);
  2794. error = pm_runtime_resume_and_get(ddata->dev);
  2795. if (error < 0) {
  2796. pm_runtime_disable(ddata->dev);
  2797. goto unprepare;
  2798. }
  2799. of_platform_depopulate(&pdev->dev);
  2800. pm_runtime_put_sync(&pdev->dev);
  2801. pm_runtime_disable(&pdev->dev);
  2802. if (!reset_control_status(ddata->rsts))
  2803. reset_control_assert(ddata->rsts);
  2804. unprepare:
  2805. sysc_unprepare(ddata);
  2806. return 0;
  2807. }
  2808. static const struct of_device_id sysc_match[] = {
  2809. { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
  2810. { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
  2811. { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
  2812. { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
  2813. { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
  2814. { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
  2815. { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
  2816. { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
  2817. { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
  2818. { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
  2819. { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
  2820. { .compatible = "ti,sysc-dra7-mcasp", .data = &sysc_dra7_mcasp, },
  2821. { .compatible = "ti,sysc-usb-host-fs",
  2822. .data = &sysc_omap4_usb_host_fs, },
  2823. { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
  2824. { .compatible = "ti,sysc-pruss", .data = &sysc_pruss, },
  2825. { },
  2826. };
  2827. MODULE_DEVICE_TABLE(of, sysc_match);
  2828. static struct platform_driver sysc_driver = {
  2829. .probe = sysc_probe,
  2830. .remove = sysc_remove,
  2831. .driver = {
  2832. .name = "ti-sysc",
  2833. .of_match_table = sysc_match,
  2834. .pm = &sysc_pm_ops,
  2835. },
  2836. };
  2837. static int __init sysc_init(void)
  2838. {
  2839. bus_register_notifier(&platform_bus_type, &sysc_nb);
  2840. return platform_driver_register(&sysc_driver);
  2841. }
  2842. module_init(sysc_init);
  2843. static void __exit sysc_exit(void)
  2844. {
  2845. bus_unregister_notifier(&platform_bus_type, &sysc_nb);
  2846. platform_driver_unregister(&sysc_driver);
  2847. sysc_cleanup_static_data();
  2848. }
  2849. module_exit(sysc_exit);
  2850. MODULE_DESCRIPTION("TI sysc interconnect target driver");
  2851. MODULE_LICENSE("GPL v2");