qcom-ssc-block-bus.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. // Copyright (c) 2021, Michael Srba
  3. #include <linux/clk.h>
  4. #include <linux/delay.h>
  5. #include <linux/io.h>
  6. #include <linux/mfd/syscon.h>
  7. #include <linux/module.h>
  8. #include <linux/of_platform.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/pm_clock.h>
  11. #include <linux/pm_domain.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset.h>
  15. /* AXI Halt Register Offsets */
  16. #define AXI_HALTREQ_REG 0x0
  17. #define AXI_HALTACK_REG 0x4
  18. #define AXI_IDLE_REG 0x8
  19. #define SSCAON_CONFIG0_CLAMP_EN_OVRD BIT(4)
  20. #define SSCAON_CONFIG0_CLAMP_EN_OVRD_VAL BIT(5)
  21. static const char *const qcom_ssc_block_pd_names[] = {
  22. "ssc_cx",
  23. "ssc_mx"
  24. };
  25. struct qcom_ssc_block_bus_data {
  26. const char *const *pd_names;
  27. struct device *pds[ARRAY_SIZE(qcom_ssc_block_pd_names)];
  28. char __iomem *reg_mpm_sscaon_config0;
  29. char __iomem *reg_mpm_sscaon_config1;
  30. struct regmap *halt_map;
  31. struct clk *xo_clk;
  32. struct clk *aggre2_clk;
  33. struct clk *gcc_im_sleep_clk;
  34. struct clk *aggre2_north_clk;
  35. struct clk *ssc_xo_clk;
  36. struct clk *ssc_ahbs_clk;
  37. struct reset_control *ssc_bcr;
  38. struct reset_control *ssc_reset;
  39. u32 ssc_axi_halt;
  40. int num_pds;
  41. };
  42. static void reg32_set_bits(char __iomem *reg, u32 value)
  43. {
  44. u32 tmp = ioread32(reg);
  45. iowrite32(tmp | value, reg);
  46. }
  47. static void reg32_clear_bits(char __iomem *reg, u32 value)
  48. {
  49. u32 tmp = ioread32(reg);
  50. iowrite32(tmp & (~value), reg);
  51. }
  52. static int qcom_ssc_block_bus_init(struct device *dev)
  53. {
  54. int ret;
  55. struct qcom_ssc_block_bus_data *data = dev_get_drvdata(dev);
  56. ret = clk_prepare_enable(data->xo_clk);
  57. if (ret) {
  58. dev_err(dev, "error enabling xo_clk: %d\n", ret);
  59. goto err_xo_clk;
  60. }
  61. ret = clk_prepare_enable(data->aggre2_clk);
  62. if (ret) {
  63. dev_err(dev, "error enabling aggre2_clk: %d\n", ret);
  64. goto err_aggre2_clk;
  65. }
  66. ret = clk_prepare_enable(data->gcc_im_sleep_clk);
  67. if (ret) {
  68. dev_err(dev, "error enabling gcc_im_sleep_clk: %d\n", ret);
  69. goto err_gcc_im_sleep_clk;
  70. }
  71. /*
  72. * We need to intervene here because the HW logic driving these signals cannot handle
  73. * initialization after power collapse by itself.
  74. */
  75. reg32_clear_bits(data->reg_mpm_sscaon_config0,
  76. SSCAON_CONFIG0_CLAMP_EN_OVRD | SSCAON_CONFIG0_CLAMP_EN_OVRD_VAL);
  77. /* override few_ack/rest_ack */
  78. reg32_clear_bits(data->reg_mpm_sscaon_config1, BIT(31));
  79. ret = clk_prepare_enable(data->aggre2_north_clk);
  80. if (ret) {
  81. dev_err(dev, "error enabling aggre2_north_clk: %d\n", ret);
  82. goto err_aggre2_north_clk;
  83. }
  84. ret = reset_control_deassert(data->ssc_reset);
  85. if (ret) {
  86. dev_err(dev, "error deasserting ssc_reset: %d\n", ret);
  87. goto err_ssc_reset;
  88. }
  89. ret = reset_control_deassert(data->ssc_bcr);
  90. if (ret) {
  91. dev_err(dev, "error deasserting ssc_bcr: %d\n", ret);
  92. goto err_ssc_bcr;
  93. }
  94. regmap_write(data->halt_map, data->ssc_axi_halt + AXI_HALTREQ_REG, 0);
  95. ret = clk_prepare_enable(data->ssc_xo_clk);
  96. if (ret) {
  97. dev_err(dev, "error deasserting ssc_xo_clk: %d\n", ret);
  98. goto err_ssc_xo_clk;
  99. }
  100. ret = clk_prepare_enable(data->ssc_ahbs_clk);
  101. if (ret) {
  102. dev_err(dev, "error deasserting ssc_ahbs_clk: %d\n", ret);
  103. goto err_ssc_ahbs_clk;
  104. }
  105. return 0;
  106. err_ssc_ahbs_clk:
  107. clk_disable(data->ssc_xo_clk);
  108. err_ssc_xo_clk:
  109. regmap_write(data->halt_map, data->ssc_axi_halt + AXI_HALTREQ_REG, 1);
  110. reset_control_assert(data->ssc_bcr);
  111. err_ssc_bcr:
  112. reset_control_assert(data->ssc_reset);
  113. err_ssc_reset:
  114. clk_disable(data->aggre2_north_clk);
  115. err_aggre2_north_clk:
  116. reg32_set_bits(data->reg_mpm_sscaon_config0, BIT(4) | BIT(5));
  117. reg32_set_bits(data->reg_mpm_sscaon_config1, BIT(31));
  118. clk_disable(data->gcc_im_sleep_clk);
  119. err_gcc_im_sleep_clk:
  120. clk_disable(data->aggre2_clk);
  121. err_aggre2_clk:
  122. clk_disable(data->xo_clk);
  123. err_xo_clk:
  124. return ret;
  125. }
  126. static void qcom_ssc_block_bus_deinit(struct device *dev)
  127. {
  128. int ret;
  129. struct qcom_ssc_block_bus_data *data = dev_get_drvdata(dev);
  130. clk_disable(data->ssc_xo_clk);
  131. clk_disable(data->ssc_ahbs_clk);
  132. ret = reset_control_assert(data->ssc_bcr);
  133. if (ret)
  134. dev_err(dev, "error asserting ssc_bcr: %d\n", ret);
  135. regmap_write(data->halt_map, data->ssc_axi_halt + AXI_HALTREQ_REG, 1);
  136. reg32_set_bits(data->reg_mpm_sscaon_config1, BIT(31));
  137. reg32_set_bits(data->reg_mpm_sscaon_config0, BIT(4) | BIT(5));
  138. ret = reset_control_assert(data->ssc_reset);
  139. if (ret)
  140. dev_err(dev, "error asserting ssc_reset: %d\n", ret);
  141. clk_disable(data->gcc_im_sleep_clk);
  142. clk_disable(data->aggre2_north_clk);
  143. clk_disable(data->aggre2_clk);
  144. clk_disable(data->xo_clk);
  145. }
  146. static int qcom_ssc_block_bus_pds_attach(struct device *dev, struct device **pds,
  147. const char *const *pd_names, size_t num_pds)
  148. {
  149. int ret;
  150. int i;
  151. for (i = 0; i < num_pds; i++) {
  152. pds[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
  153. if (IS_ERR_OR_NULL(pds[i])) {
  154. ret = PTR_ERR(pds[i]) ? : -ENODATA;
  155. goto unroll_attach;
  156. }
  157. }
  158. return num_pds;
  159. unroll_attach:
  160. for (i--; i >= 0; i--)
  161. dev_pm_domain_detach(pds[i], false);
  162. return ret;
  163. };
  164. static void qcom_ssc_block_bus_pds_detach(struct device *dev, struct device **pds, size_t num_pds)
  165. {
  166. int i;
  167. for (i = 0; i < num_pds; i++)
  168. dev_pm_domain_detach(pds[i], false);
  169. }
  170. static int qcom_ssc_block_bus_pds_enable(struct device **pds, size_t num_pds)
  171. {
  172. int ret;
  173. int i;
  174. for (i = 0; i < num_pds; i++) {
  175. dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
  176. ret = pm_runtime_get_sync(pds[i]);
  177. if (ret < 0)
  178. goto unroll_pd_votes;
  179. }
  180. return 0;
  181. unroll_pd_votes:
  182. for (i--; i >= 0; i--) {
  183. dev_pm_genpd_set_performance_state(pds[i], 0);
  184. pm_runtime_put(pds[i]);
  185. }
  186. return ret;
  187. };
  188. static void qcom_ssc_block_bus_pds_disable(struct device **pds, size_t num_pds)
  189. {
  190. int i;
  191. for (i = 0; i < num_pds; i++) {
  192. dev_pm_genpd_set_performance_state(pds[i], 0);
  193. pm_runtime_put(pds[i]);
  194. }
  195. }
  196. static int qcom_ssc_block_bus_probe(struct platform_device *pdev)
  197. {
  198. struct qcom_ssc_block_bus_data *data;
  199. struct device_node *np = pdev->dev.of_node;
  200. struct of_phandle_args halt_args;
  201. struct resource *res;
  202. int ret;
  203. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  204. if (!data)
  205. return -ENOMEM;
  206. platform_set_drvdata(pdev, data);
  207. data->pd_names = qcom_ssc_block_pd_names;
  208. data->num_pds = ARRAY_SIZE(qcom_ssc_block_pd_names);
  209. /* power domains */
  210. ret = qcom_ssc_block_bus_pds_attach(&pdev->dev, data->pds, data->pd_names, data->num_pds);
  211. if (ret < 0)
  212. return dev_err_probe(&pdev->dev, ret, "error when attaching power domains\n");
  213. ret = qcom_ssc_block_bus_pds_enable(data->pds, data->num_pds);
  214. if (ret < 0)
  215. return dev_err_probe(&pdev->dev, ret, "error when enabling power domains\n");
  216. /* low level overrides for when the HW logic doesn't "just work" */
  217. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpm_sscaon_config0");
  218. data->reg_mpm_sscaon_config0 = devm_ioremap_resource(&pdev->dev, res);
  219. if (IS_ERR(data->reg_mpm_sscaon_config0))
  220. return dev_err_probe(&pdev->dev, PTR_ERR(data->reg_mpm_sscaon_config0),
  221. "Failed to ioremap mpm_sscaon_config0\n");
  222. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpm_sscaon_config1");
  223. data->reg_mpm_sscaon_config1 = devm_ioremap_resource(&pdev->dev, res);
  224. if (IS_ERR(data->reg_mpm_sscaon_config1))
  225. return dev_err_probe(&pdev->dev, PTR_ERR(data->reg_mpm_sscaon_config1),
  226. "Failed to ioremap mpm_sscaon_config1\n");
  227. /* resets */
  228. data->ssc_bcr = devm_reset_control_get_exclusive(&pdev->dev, "ssc_bcr");
  229. if (IS_ERR(data->ssc_bcr))
  230. return dev_err_probe(&pdev->dev, PTR_ERR(data->ssc_bcr),
  231. "Failed to acquire reset: scc_bcr\n");
  232. data->ssc_reset = devm_reset_control_get_exclusive(&pdev->dev, "ssc_reset");
  233. if (IS_ERR(data->ssc_reset))
  234. return dev_err_probe(&pdev->dev, PTR_ERR(data->ssc_reset),
  235. "Failed to acquire reset: ssc_reset:\n");
  236. /* clocks */
  237. data->xo_clk = devm_clk_get(&pdev->dev, "xo");
  238. if (IS_ERR(data->xo_clk))
  239. return dev_err_probe(&pdev->dev, PTR_ERR(data->xo_clk),
  240. "Failed to get clock: xo\n");
  241. data->aggre2_clk = devm_clk_get(&pdev->dev, "aggre2");
  242. if (IS_ERR(data->aggre2_clk))
  243. return dev_err_probe(&pdev->dev, PTR_ERR(data->aggre2_clk),
  244. "Failed to get clock: aggre2\n");
  245. data->gcc_im_sleep_clk = devm_clk_get(&pdev->dev, "gcc_im_sleep");
  246. if (IS_ERR(data->gcc_im_sleep_clk))
  247. return dev_err_probe(&pdev->dev, PTR_ERR(data->gcc_im_sleep_clk),
  248. "Failed to get clock: gcc_im_sleep\n");
  249. data->aggre2_north_clk = devm_clk_get(&pdev->dev, "aggre2_north");
  250. if (IS_ERR(data->aggre2_north_clk))
  251. return dev_err_probe(&pdev->dev, PTR_ERR(data->aggre2_north_clk),
  252. "Failed to get clock: aggre2_north\n");
  253. data->ssc_xo_clk = devm_clk_get(&pdev->dev, "ssc_xo");
  254. if (IS_ERR(data->ssc_xo_clk))
  255. return dev_err_probe(&pdev->dev, PTR_ERR(data->ssc_xo_clk),
  256. "Failed to get clock: ssc_xo\n");
  257. data->ssc_ahbs_clk = devm_clk_get(&pdev->dev, "ssc_ahbs");
  258. if (IS_ERR(data->ssc_ahbs_clk))
  259. return dev_err_probe(&pdev->dev, PTR_ERR(data->ssc_ahbs_clk),
  260. "Failed to get clock: ssc_ahbs\n");
  261. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node, "qcom,halt-regs", 1, 0,
  262. &halt_args);
  263. if (ret < 0)
  264. return dev_err_probe(&pdev->dev, ret, "Failed to parse qcom,halt-regs\n");
  265. data->halt_map = syscon_node_to_regmap(halt_args.np);
  266. of_node_put(halt_args.np);
  267. if (IS_ERR(data->halt_map))
  268. return PTR_ERR(data->halt_map);
  269. data->ssc_axi_halt = halt_args.args[0];
  270. qcom_ssc_block_bus_init(&pdev->dev);
  271. of_platform_populate(np, NULL, NULL, &pdev->dev);
  272. return 0;
  273. }
  274. static int qcom_ssc_block_bus_remove(struct platform_device *pdev)
  275. {
  276. struct qcom_ssc_block_bus_data *data = platform_get_drvdata(pdev);
  277. qcom_ssc_block_bus_deinit(&pdev->dev);
  278. iounmap(data->reg_mpm_sscaon_config0);
  279. iounmap(data->reg_mpm_sscaon_config1);
  280. qcom_ssc_block_bus_pds_disable(data->pds, data->num_pds);
  281. qcom_ssc_block_bus_pds_detach(&pdev->dev, data->pds, data->num_pds);
  282. pm_runtime_disable(&pdev->dev);
  283. pm_clk_destroy(&pdev->dev);
  284. return 0;
  285. }
  286. static const struct of_device_id qcom_ssc_block_bus_of_match[] = {
  287. { .compatible = "qcom,ssc-block-bus", },
  288. { /* sentinel */ }
  289. };
  290. MODULE_DEVICE_TABLE(of, qcom_ssc_block_bus_of_match);
  291. static struct platform_driver qcom_ssc_block_bus_driver = {
  292. .probe = qcom_ssc_block_bus_probe,
  293. .remove = qcom_ssc_block_bus_remove,
  294. .driver = {
  295. .name = "qcom-ssc-block-bus",
  296. .of_match_table = qcom_ssc_block_bus_of_match,
  297. },
  298. };
  299. module_platform_driver(qcom_ssc_block_bus_driver);
  300. MODULE_DESCRIPTION("A driver for handling the init sequence needed for accessing the SSC block on (some) qcom SoCs over AHB");
  301. MODULE_AUTHOR("Michael Srba <[email protected]>");
  302. MODULE_LICENSE("GPL v2");