nicstar.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * nicstar.c
  4. *
  5. * Device driver supporting CBR for IDT 77201/77211 "NICStAR" based cards.
  6. *
  7. * IMPORTANT: The included file nicstarmac.c was NOT WRITTEN BY ME.
  8. * It was taken from the frle-0.22 device driver.
  9. * As the file doesn't have a copyright notice, in the file
  10. * nicstarmac.copyright I put the copyright notice from the
  11. * frle-0.22 device driver.
  12. * Some code is based on the nicstar driver by M. Welsh.
  13. *
  14. * Author: Rui Prior ([email protected])
  15. * PowerPC support by Jay Talbott ([email protected]) April 1999
  16. *
  17. *
  18. * (C) INESC 1999
  19. */
  20. /*
  21. * IMPORTANT INFORMATION
  22. *
  23. * There are currently three types of spinlocks:
  24. *
  25. * 1 - Per card interrupt spinlock (to protect structures and such)
  26. * 2 - Per SCQ scq spinlock
  27. * 3 - Per card resource spinlock (to access registers, etc.)
  28. *
  29. * These must NEVER be grabbed in reverse order.
  30. *
  31. */
  32. /* Header files */
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/atmdev.h>
  37. #include <linux/atm.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/types.h>
  41. #include <linux/string.h>
  42. #include <linux/delay.h>
  43. #include <linux/init.h>
  44. #include <linux/sched.h>
  45. #include <linux/timer.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/bitops.h>
  48. #include <linux/slab.h>
  49. #include <linux/idr.h>
  50. #include <asm/io.h>
  51. #include <linux/uaccess.h>
  52. #include <linux/atomic.h>
  53. #include <linux/etherdevice.h>
  54. #include "nicstar.h"
  55. #ifdef CONFIG_ATM_NICSTAR_USE_SUNI
  56. #include "suni.h"
  57. #endif /* CONFIG_ATM_NICSTAR_USE_SUNI */
  58. #ifdef CONFIG_ATM_NICSTAR_USE_IDT77105
  59. #include "idt77105.h"
  60. #endif /* CONFIG_ATM_NICSTAR_USE_IDT77105 */
  61. /* Additional code */
  62. #include "nicstarmac.c"
  63. /* Configurable parameters */
  64. #undef PHY_LOOPBACK
  65. #undef TX_DEBUG
  66. #undef RX_DEBUG
  67. #undef GENERAL_DEBUG
  68. #undef EXTRA_DEBUG
  69. /* Do not touch these */
  70. #ifdef TX_DEBUG
  71. #define TXPRINTK(args...) printk(args)
  72. #else
  73. #define TXPRINTK(args...)
  74. #endif /* TX_DEBUG */
  75. #ifdef RX_DEBUG
  76. #define RXPRINTK(args...) printk(args)
  77. #else
  78. #define RXPRINTK(args...)
  79. #endif /* RX_DEBUG */
  80. #ifdef GENERAL_DEBUG
  81. #define PRINTK(args...) printk(args)
  82. #else
  83. #define PRINTK(args...) do {} while (0)
  84. #endif /* GENERAL_DEBUG */
  85. #ifdef EXTRA_DEBUG
  86. #define XPRINTK(args...) printk(args)
  87. #else
  88. #define XPRINTK(args...)
  89. #endif /* EXTRA_DEBUG */
  90. /* Macros */
  91. #define CMD_BUSY(card) (readl((card)->membase + STAT) & NS_STAT_CMDBZ)
  92. #define NS_DELAY mdelay(1)
  93. #define PTR_DIFF(a, b) ((u32)((unsigned long)(a) - (unsigned long)(b)))
  94. #ifndef ATM_SKB
  95. #define ATM_SKB(s) (&(s)->atm)
  96. #endif
  97. #define scq_virt_to_bus(scq, p) \
  98. (scq->dma + ((unsigned long)(p) - (unsigned long)(scq)->org))
  99. /* Function declarations */
  100. static u32 ns_read_sram(ns_dev * card, u32 sram_address);
  101. static void ns_write_sram(ns_dev * card, u32 sram_address, u32 * value,
  102. int count);
  103. static int ns_init_card(int i, struct pci_dev *pcidev);
  104. static void ns_init_card_error(ns_dev * card, int error);
  105. static scq_info *get_scq(ns_dev *card, int size, u32 scd);
  106. static void free_scq(ns_dev *card, scq_info * scq, struct atm_vcc *vcc);
  107. static void push_rxbufs(ns_dev *, struct sk_buff *);
  108. static irqreturn_t ns_irq_handler(int irq, void *dev_id);
  109. static int ns_open(struct atm_vcc *vcc);
  110. static void ns_close(struct atm_vcc *vcc);
  111. static void fill_tst(ns_dev * card, int n, vc_map * vc);
  112. static int ns_send(struct atm_vcc *vcc, struct sk_buff *skb);
  113. static int ns_send_bh(struct atm_vcc *vcc, struct sk_buff *skb);
  114. static int push_scqe(ns_dev * card, vc_map * vc, scq_info * scq, ns_scqe * tbd,
  115. struct sk_buff *skb, bool may_sleep);
  116. static void process_tsq(ns_dev * card);
  117. static void drain_scq(ns_dev * card, scq_info * scq, int pos);
  118. static void process_rsq(ns_dev * card);
  119. static void dequeue_rx(ns_dev * card, ns_rsqe * rsqe);
  120. static void recycle_rx_buf(ns_dev * card, struct sk_buff *skb);
  121. static void recycle_iovec_rx_bufs(ns_dev * card, struct iovec *iov, int count);
  122. static void recycle_iov_buf(ns_dev * card, struct sk_buff *iovb);
  123. static void dequeue_sm_buf(ns_dev * card, struct sk_buff *sb);
  124. static void dequeue_lg_buf(ns_dev * card, struct sk_buff *lb);
  125. static int ns_proc_read(struct atm_dev *dev, loff_t * pos, char *page);
  126. static int ns_ioctl(struct atm_dev *dev, unsigned int cmd, void __user * arg);
  127. #ifdef EXTRA_DEBUG
  128. static void which_list(ns_dev * card, struct sk_buff *skb);
  129. #endif
  130. static void ns_poll(struct timer_list *unused);
  131. static void ns_phy_put(struct atm_dev *dev, unsigned char value,
  132. unsigned long addr);
  133. static unsigned char ns_phy_get(struct atm_dev *dev, unsigned long addr);
  134. /* Global variables */
  135. static struct ns_dev *cards[NS_MAX_CARDS];
  136. static unsigned num_cards;
  137. static const struct atmdev_ops atm_ops = {
  138. .open = ns_open,
  139. .close = ns_close,
  140. .ioctl = ns_ioctl,
  141. .send = ns_send,
  142. .send_bh = ns_send_bh,
  143. .phy_put = ns_phy_put,
  144. .phy_get = ns_phy_get,
  145. .proc_read = ns_proc_read,
  146. .owner = THIS_MODULE,
  147. };
  148. static struct timer_list ns_timer;
  149. static char *mac[NS_MAX_CARDS];
  150. module_param_array(mac, charp, NULL, 0);
  151. MODULE_LICENSE("GPL");
  152. /* Functions */
  153. static int nicstar_init_one(struct pci_dev *pcidev,
  154. const struct pci_device_id *ent)
  155. {
  156. static int index = -1;
  157. unsigned int error;
  158. index++;
  159. cards[index] = NULL;
  160. error = ns_init_card(index, pcidev);
  161. if (error) {
  162. cards[index--] = NULL; /* don't increment index */
  163. goto err_out;
  164. }
  165. return 0;
  166. err_out:
  167. return -ENODEV;
  168. }
  169. static void nicstar_remove_one(struct pci_dev *pcidev)
  170. {
  171. int i, j;
  172. ns_dev *card = pci_get_drvdata(pcidev);
  173. struct sk_buff *hb;
  174. struct sk_buff *iovb;
  175. struct sk_buff *lb;
  176. struct sk_buff *sb;
  177. i = card->index;
  178. if (cards[i] == NULL)
  179. return;
  180. if (card->atmdev->phy && card->atmdev->phy->stop)
  181. card->atmdev->phy->stop(card->atmdev);
  182. /* Stop everything */
  183. writel(0x00000000, card->membase + CFG);
  184. /* De-register device */
  185. atm_dev_deregister(card->atmdev);
  186. /* Disable PCI device */
  187. pci_disable_device(pcidev);
  188. /* Free up resources */
  189. j = 0;
  190. PRINTK("nicstar%d: freeing %d huge buffers.\n", i, card->hbpool.count);
  191. while ((hb = skb_dequeue(&card->hbpool.queue)) != NULL) {
  192. dev_kfree_skb_any(hb);
  193. j++;
  194. }
  195. PRINTK("nicstar%d: %d huge buffers freed.\n", i, j);
  196. j = 0;
  197. PRINTK("nicstar%d: freeing %d iovec buffers.\n", i,
  198. card->iovpool.count);
  199. while ((iovb = skb_dequeue(&card->iovpool.queue)) != NULL) {
  200. dev_kfree_skb_any(iovb);
  201. j++;
  202. }
  203. PRINTK("nicstar%d: %d iovec buffers freed.\n", i, j);
  204. while ((lb = skb_dequeue(&card->lbpool.queue)) != NULL)
  205. dev_kfree_skb_any(lb);
  206. while ((sb = skb_dequeue(&card->sbpool.queue)) != NULL)
  207. dev_kfree_skb_any(sb);
  208. free_scq(card, card->scq0, NULL);
  209. for (j = 0; j < NS_FRSCD_NUM; j++) {
  210. if (card->scd2vc[j] != NULL)
  211. free_scq(card, card->scd2vc[j]->scq, card->scd2vc[j]->tx_vcc);
  212. }
  213. idr_destroy(&card->idr);
  214. dma_free_coherent(&card->pcidev->dev, NS_RSQSIZE + NS_RSQ_ALIGNMENT,
  215. card->rsq.org, card->rsq.dma);
  216. dma_free_coherent(&card->pcidev->dev, NS_TSQSIZE + NS_TSQ_ALIGNMENT,
  217. card->tsq.org, card->tsq.dma);
  218. free_irq(card->pcidev->irq, card);
  219. iounmap(card->membase);
  220. kfree(card);
  221. }
  222. static const struct pci_device_id nicstar_pci_tbl[] = {
  223. { PCI_VDEVICE(IDT, PCI_DEVICE_ID_IDT_IDT77201), 0 },
  224. {0,} /* terminate list */
  225. };
  226. MODULE_DEVICE_TABLE(pci, nicstar_pci_tbl);
  227. static struct pci_driver nicstar_driver = {
  228. .name = "nicstar",
  229. .id_table = nicstar_pci_tbl,
  230. .probe = nicstar_init_one,
  231. .remove = nicstar_remove_one,
  232. };
  233. static int __init nicstar_init(void)
  234. {
  235. unsigned error = 0; /* Initialized to remove compile warning */
  236. XPRINTK("nicstar: nicstar_init() called.\n");
  237. error = pci_register_driver(&nicstar_driver);
  238. TXPRINTK("nicstar: TX debug enabled.\n");
  239. RXPRINTK("nicstar: RX debug enabled.\n");
  240. PRINTK("nicstar: General debug enabled.\n");
  241. #ifdef PHY_LOOPBACK
  242. printk("nicstar: using PHY loopback.\n");
  243. #endif /* PHY_LOOPBACK */
  244. XPRINTK("nicstar: nicstar_init() returned.\n");
  245. if (!error) {
  246. timer_setup(&ns_timer, ns_poll, 0);
  247. ns_timer.expires = jiffies + NS_POLL_PERIOD;
  248. add_timer(&ns_timer);
  249. }
  250. return error;
  251. }
  252. static void __exit nicstar_cleanup(void)
  253. {
  254. XPRINTK("nicstar: nicstar_cleanup() called.\n");
  255. del_timer_sync(&ns_timer);
  256. pci_unregister_driver(&nicstar_driver);
  257. XPRINTK("nicstar: nicstar_cleanup() returned.\n");
  258. }
  259. static u32 ns_read_sram(ns_dev * card, u32 sram_address)
  260. {
  261. unsigned long flags;
  262. u32 data;
  263. sram_address <<= 2;
  264. sram_address &= 0x0007FFFC; /* address must be dword aligned */
  265. sram_address |= 0x50000000; /* SRAM read command */
  266. spin_lock_irqsave(&card->res_lock, flags);
  267. while (CMD_BUSY(card)) ;
  268. writel(sram_address, card->membase + CMD);
  269. while (CMD_BUSY(card)) ;
  270. data = readl(card->membase + DR0);
  271. spin_unlock_irqrestore(&card->res_lock, flags);
  272. return data;
  273. }
  274. static void ns_write_sram(ns_dev * card, u32 sram_address, u32 * value,
  275. int count)
  276. {
  277. unsigned long flags;
  278. int i, c;
  279. count--; /* count range now is 0..3 instead of 1..4 */
  280. c = count;
  281. c <<= 2; /* to use increments of 4 */
  282. spin_lock_irqsave(&card->res_lock, flags);
  283. while (CMD_BUSY(card)) ;
  284. for (i = 0; i <= c; i += 4)
  285. writel(*(value++), card->membase + i);
  286. /* Note: DR# registers are the first 4 dwords in nicstar's memspace,
  287. so card->membase + DR0 == card->membase */
  288. sram_address <<= 2;
  289. sram_address &= 0x0007FFFC;
  290. sram_address |= (0x40000000 | count);
  291. writel(sram_address, card->membase + CMD);
  292. spin_unlock_irqrestore(&card->res_lock, flags);
  293. }
  294. static int ns_init_card(int i, struct pci_dev *pcidev)
  295. {
  296. int j;
  297. struct ns_dev *card = NULL;
  298. unsigned char pci_latency;
  299. unsigned error;
  300. u32 data;
  301. u32 u32d[4];
  302. u32 ns_cfg_rctsize;
  303. int bcount;
  304. unsigned long membase;
  305. error = 0;
  306. if (pci_enable_device(pcidev)) {
  307. printk("nicstar%d: can't enable PCI device\n", i);
  308. error = 2;
  309. ns_init_card_error(card, error);
  310. return error;
  311. }
  312. if (dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32)) != 0) {
  313. printk(KERN_WARNING
  314. "nicstar%d: No suitable DMA available.\n", i);
  315. error = 2;
  316. ns_init_card_error(card, error);
  317. return error;
  318. }
  319. card = kmalloc(sizeof(*card), GFP_KERNEL);
  320. if (!card) {
  321. printk
  322. ("nicstar%d: can't allocate memory for device structure.\n",
  323. i);
  324. error = 2;
  325. ns_init_card_error(card, error);
  326. return error;
  327. }
  328. cards[i] = card;
  329. spin_lock_init(&card->int_lock);
  330. spin_lock_init(&card->res_lock);
  331. pci_set_drvdata(pcidev, card);
  332. card->index = i;
  333. card->atmdev = NULL;
  334. card->pcidev = pcidev;
  335. membase = pci_resource_start(pcidev, 1);
  336. card->membase = ioremap(membase, NS_IOREMAP_SIZE);
  337. if (!card->membase) {
  338. printk("nicstar%d: can't ioremap() membase.\n", i);
  339. error = 3;
  340. ns_init_card_error(card, error);
  341. return error;
  342. }
  343. PRINTK("nicstar%d: membase at 0x%p.\n", i, card->membase);
  344. pci_set_master(pcidev);
  345. if (pci_read_config_byte(pcidev, PCI_LATENCY_TIMER, &pci_latency) != 0) {
  346. printk("nicstar%d: can't read PCI latency timer.\n", i);
  347. error = 6;
  348. ns_init_card_error(card, error);
  349. return error;
  350. }
  351. #ifdef NS_PCI_LATENCY
  352. if (pci_latency < NS_PCI_LATENCY) {
  353. PRINTK("nicstar%d: setting PCI latency timer to %d.\n", i,
  354. NS_PCI_LATENCY);
  355. for (j = 1; j < 4; j++) {
  356. if (pci_write_config_byte
  357. (pcidev, PCI_LATENCY_TIMER, NS_PCI_LATENCY) != 0)
  358. break;
  359. }
  360. if (j == 4) {
  361. printk
  362. ("nicstar%d: can't set PCI latency timer to %d.\n",
  363. i, NS_PCI_LATENCY);
  364. error = 7;
  365. ns_init_card_error(card, error);
  366. return error;
  367. }
  368. }
  369. #endif /* NS_PCI_LATENCY */
  370. /* Clear timer overflow */
  371. data = readl(card->membase + STAT);
  372. if (data & NS_STAT_TMROF)
  373. writel(NS_STAT_TMROF, card->membase + STAT);
  374. /* Software reset */
  375. writel(NS_CFG_SWRST, card->membase + CFG);
  376. NS_DELAY;
  377. writel(0x00000000, card->membase + CFG);
  378. /* PHY reset */
  379. writel(0x00000008, card->membase + GP);
  380. NS_DELAY;
  381. writel(0x00000001, card->membase + GP);
  382. NS_DELAY;
  383. while (CMD_BUSY(card)) ;
  384. writel(NS_CMD_WRITE_UTILITY | 0x00000100, card->membase + CMD); /* Sync UTOPIA with SAR clock */
  385. NS_DELAY;
  386. /* Detect PHY type */
  387. while (CMD_BUSY(card)) ;
  388. writel(NS_CMD_READ_UTILITY | 0x00000200, card->membase + CMD);
  389. while (CMD_BUSY(card)) ;
  390. data = readl(card->membase + DR0);
  391. switch (data) {
  392. case 0x00000009:
  393. printk("nicstar%d: PHY seems to be 25 Mbps.\n", i);
  394. card->max_pcr = ATM_25_PCR;
  395. while (CMD_BUSY(card)) ;
  396. writel(0x00000008, card->membase + DR0);
  397. writel(NS_CMD_WRITE_UTILITY | 0x00000200, card->membase + CMD);
  398. /* Clear an eventual pending interrupt */
  399. writel(NS_STAT_SFBQF, card->membase + STAT);
  400. #ifdef PHY_LOOPBACK
  401. while (CMD_BUSY(card)) ;
  402. writel(0x00000022, card->membase + DR0);
  403. writel(NS_CMD_WRITE_UTILITY | 0x00000202, card->membase + CMD);
  404. #endif /* PHY_LOOPBACK */
  405. break;
  406. case 0x00000030:
  407. case 0x00000031:
  408. printk("nicstar%d: PHY seems to be 155 Mbps.\n", i);
  409. card->max_pcr = ATM_OC3_PCR;
  410. #ifdef PHY_LOOPBACK
  411. while (CMD_BUSY(card)) ;
  412. writel(0x00000002, card->membase + DR0);
  413. writel(NS_CMD_WRITE_UTILITY | 0x00000205, card->membase + CMD);
  414. #endif /* PHY_LOOPBACK */
  415. break;
  416. default:
  417. printk("nicstar%d: unknown PHY type (0x%08X).\n", i, data);
  418. error = 8;
  419. ns_init_card_error(card, error);
  420. return error;
  421. }
  422. writel(0x00000000, card->membase + GP);
  423. /* Determine SRAM size */
  424. data = 0x76543210;
  425. ns_write_sram(card, 0x1C003, &data, 1);
  426. data = 0x89ABCDEF;
  427. ns_write_sram(card, 0x14003, &data, 1);
  428. if (ns_read_sram(card, 0x14003) == 0x89ABCDEF &&
  429. ns_read_sram(card, 0x1C003) == 0x76543210)
  430. card->sram_size = 128;
  431. else
  432. card->sram_size = 32;
  433. PRINTK("nicstar%d: %dK x 32bit SRAM size.\n", i, card->sram_size);
  434. card->rct_size = NS_MAX_RCTSIZE;
  435. #if (NS_MAX_RCTSIZE == 4096)
  436. if (card->sram_size == 128)
  437. printk
  438. ("nicstar%d: limiting maximum VCI. See NS_MAX_RCTSIZE in nicstar.h\n",
  439. i);
  440. #elif (NS_MAX_RCTSIZE == 16384)
  441. if (card->sram_size == 32) {
  442. printk
  443. ("nicstar%d: wasting memory. See NS_MAX_RCTSIZE in nicstar.h\n",
  444. i);
  445. card->rct_size = 4096;
  446. }
  447. #else
  448. #error NS_MAX_RCTSIZE must be either 4096 or 16384 in nicstar.c
  449. #endif
  450. card->vpibits = NS_VPIBITS;
  451. if (card->rct_size == 4096)
  452. card->vcibits = 12 - NS_VPIBITS;
  453. else /* card->rct_size == 16384 */
  454. card->vcibits = 14 - NS_VPIBITS;
  455. /* Initialize the nicstar eeprom/eprom stuff, for the MAC addr */
  456. if (mac[i] == NULL)
  457. nicstar_init_eprom(card->membase);
  458. /* Set the VPI/VCI MSb mask to zero so we can receive OAM cells */
  459. writel(0x00000000, card->membase + VPM);
  460. card->intcnt = 0;
  461. if (request_irq
  462. (pcidev->irq, &ns_irq_handler, IRQF_SHARED, "nicstar", card) != 0) {
  463. pr_err("nicstar%d: can't allocate IRQ %d.\n", i, pcidev->irq);
  464. error = 9;
  465. ns_init_card_error(card, error);
  466. return error;
  467. }
  468. /* Initialize TSQ */
  469. card->tsq.org = dma_alloc_coherent(&card->pcidev->dev,
  470. NS_TSQSIZE + NS_TSQ_ALIGNMENT,
  471. &card->tsq.dma, GFP_KERNEL);
  472. if (card->tsq.org == NULL) {
  473. printk("nicstar%d: can't allocate TSQ.\n", i);
  474. error = 10;
  475. ns_init_card_error(card, error);
  476. return error;
  477. }
  478. card->tsq.base = PTR_ALIGN(card->tsq.org, NS_TSQ_ALIGNMENT);
  479. card->tsq.next = card->tsq.base;
  480. card->tsq.last = card->tsq.base + (NS_TSQ_NUM_ENTRIES - 1);
  481. for (j = 0; j < NS_TSQ_NUM_ENTRIES; j++)
  482. ns_tsi_init(card->tsq.base + j);
  483. writel(0x00000000, card->membase + TSQH);
  484. writel(ALIGN(card->tsq.dma, NS_TSQ_ALIGNMENT), card->membase + TSQB);
  485. PRINTK("nicstar%d: TSQ base at 0x%p.\n", i, card->tsq.base);
  486. /* Initialize RSQ */
  487. card->rsq.org = dma_alloc_coherent(&card->pcidev->dev,
  488. NS_RSQSIZE + NS_RSQ_ALIGNMENT,
  489. &card->rsq.dma, GFP_KERNEL);
  490. if (card->rsq.org == NULL) {
  491. printk("nicstar%d: can't allocate RSQ.\n", i);
  492. error = 11;
  493. ns_init_card_error(card, error);
  494. return error;
  495. }
  496. card->rsq.base = PTR_ALIGN(card->rsq.org, NS_RSQ_ALIGNMENT);
  497. card->rsq.next = card->rsq.base;
  498. card->rsq.last = card->rsq.base + (NS_RSQ_NUM_ENTRIES - 1);
  499. for (j = 0; j < NS_RSQ_NUM_ENTRIES; j++)
  500. ns_rsqe_init(card->rsq.base + j);
  501. writel(0x00000000, card->membase + RSQH);
  502. writel(ALIGN(card->rsq.dma, NS_RSQ_ALIGNMENT), card->membase + RSQB);
  503. PRINTK("nicstar%d: RSQ base at 0x%p.\n", i, card->rsq.base);
  504. /* Initialize SCQ0, the only VBR SCQ used */
  505. card->scq1 = NULL;
  506. card->scq2 = NULL;
  507. card->scq0 = get_scq(card, VBR_SCQSIZE, NS_VRSCD0);
  508. if (card->scq0 == NULL) {
  509. printk("nicstar%d: can't get SCQ0.\n", i);
  510. error = 12;
  511. ns_init_card_error(card, error);
  512. return error;
  513. }
  514. u32d[0] = scq_virt_to_bus(card->scq0, card->scq0->base);
  515. u32d[1] = (u32) 0x00000000;
  516. u32d[2] = (u32) 0xffffffff;
  517. u32d[3] = (u32) 0x00000000;
  518. ns_write_sram(card, NS_VRSCD0, u32d, 4);
  519. ns_write_sram(card, NS_VRSCD1, u32d, 4); /* These last two won't be used */
  520. ns_write_sram(card, NS_VRSCD2, u32d, 4); /* but are initialized, just in case... */
  521. card->scq0->scd = NS_VRSCD0;
  522. PRINTK("nicstar%d: VBR-SCQ0 base at 0x%p.\n", i, card->scq0->base);
  523. /* Initialize TSTs */
  524. card->tst_addr = NS_TST0;
  525. card->tst_free_entries = NS_TST_NUM_ENTRIES;
  526. data = NS_TST_OPCODE_VARIABLE;
  527. for (j = 0; j < NS_TST_NUM_ENTRIES; j++)
  528. ns_write_sram(card, NS_TST0 + j, &data, 1);
  529. data = ns_tste_make(NS_TST_OPCODE_END, NS_TST0);
  530. ns_write_sram(card, NS_TST0 + NS_TST_NUM_ENTRIES, &data, 1);
  531. for (j = 0; j < NS_TST_NUM_ENTRIES; j++)
  532. ns_write_sram(card, NS_TST1 + j, &data, 1);
  533. data = ns_tste_make(NS_TST_OPCODE_END, NS_TST1);
  534. ns_write_sram(card, NS_TST1 + NS_TST_NUM_ENTRIES, &data, 1);
  535. for (j = 0; j < NS_TST_NUM_ENTRIES; j++)
  536. card->tste2vc[j] = NULL;
  537. writel(NS_TST0 << 2, card->membase + TSTB);
  538. /* Initialize RCT. AAL type is set on opening the VC. */
  539. #ifdef RCQ_SUPPORT
  540. u32d[0] = NS_RCTE_RAWCELLINTEN;
  541. #else
  542. u32d[0] = 0x00000000;
  543. #endif /* RCQ_SUPPORT */
  544. u32d[1] = 0x00000000;
  545. u32d[2] = 0x00000000;
  546. u32d[3] = 0xFFFFFFFF;
  547. for (j = 0; j < card->rct_size; j++)
  548. ns_write_sram(card, j * 4, u32d, 4);
  549. memset(card->vcmap, 0, sizeof(card->vcmap));
  550. for (j = 0; j < NS_FRSCD_NUM; j++)
  551. card->scd2vc[j] = NULL;
  552. /* Initialize buffer levels */
  553. card->sbnr.min = MIN_SB;
  554. card->sbnr.init = NUM_SB;
  555. card->sbnr.max = MAX_SB;
  556. card->lbnr.min = MIN_LB;
  557. card->lbnr.init = NUM_LB;
  558. card->lbnr.max = MAX_LB;
  559. card->iovnr.min = MIN_IOVB;
  560. card->iovnr.init = NUM_IOVB;
  561. card->iovnr.max = MAX_IOVB;
  562. card->hbnr.min = MIN_HB;
  563. card->hbnr.init = NUM_HB;
  564. card->hbnr.max = MAX_HB;
  565. card->sm_handle = NULL;
  566. card->sm_addr = 0x00000000;
  567. card->lg_handle = NULL;
  568. card->lg_addr = 0x00000000;
  569. card->efbie = 1; /* To prevent push_rxbufs from enabling the interrupt */
  570. idr_init(&card->idr);
  571. /* Pre-allocate some huge buffers */
  572. skb_queue_head_init(&card->hbpool.queue);
  573. card->hbpool.count = 0;
  574. for (j = 0; j < NUM_HB; j++) {
  575. struct sk_buff *hb;
  576. hb = __dev_alloc_skb(NS_HBUFSIZE, GFP_KERNEL);
  577. if (hb == NULL) {
  578. printk
  579. ("nicstar%d: can't allocate %dth of %d huge buffers.\n",
  580. i, j, NUM_HB);
  581. error = 13;
  582. ns_init_card_error(card, error);
  583. return error;
  584. }
  585. NS_PRV_BUFTYPE(hb) = BUF_NONE;
  586. skb_queue_tail(&card->hbpool.queue, hb);
  587. card->hbpool.count++;
  588. }
  589. /* Allocate large buffers */
  590. skb_queue_head_init(&card->lbpool.queue);
  591. card->lbpool.count = 0; /* Not used */
  592. for (j = 0; j < NUM_LB; j++) {
  593. struct sk_buff *lb;
  594. lb = __dev_alloc_skb(NS_LGSKBSIZE, GFP_KERNEL);
  595. if (lb == NULL) {
  596. printk
  597. ("nicstar%d: can't allocate %dth of %d large buffers.\n",
  598. i, j, NUM_LB);
  599. error = 14;
  600. ns_init_card_error(card, error);
  601. return error;
  602. }
  603. NS_PRV_BUFTYPE(lb) = BUF_LG;
  604. skb_queue_tail(&card->lbpool.queue, lb);
  605. skb_reserve(lb, NS_SMBUFSIZE);
  606. push_rxbufs(card, lb);
  607. /* Due to the implementation of push_rxbufs() this is 1, not 0 */
  608. if (j == 1) {
  609. card->rcbuf = lb;
  610. card->rawcell = (struct ns_rcqe *) lb->data;
  611. card->rawch = NS_PRV_DMA(lb);
  612. }
  613. }
  614. /* Test for strange behaviour which leads to crashes */
  615. if ((bcount =
  616. ns_stat_lfbqc_get(readl(card->membase + STAT))) < card->lbnr.min) {
  617. printk
  618. ("nicstar%d: Strange... Just allocated %d large buffers and lfbqc = %d.\n",
  619. i, j, bcount);
  620. error = 14;
  621. ns_init_card_error(card, error);
  622. return error;
  623. }
  624. /* Allocate small buffers */
  625. skb_queue_head_init(&card->sbpool.queue);
  626. card->sbpool.count = 0; /* Not used */
  627. for (j = 0; j < NUM_SB; j++) {
  628. struct sk_buff *sb;
  629. sb = __dev_alloc_skb(NS_SMSKBSIZE, GFP_KERNEL);
  630. if (sb == NULL) {
  631. printk
  632. ("nicstar%d: can't allocate %dth of %d small buffers.\n",
  633. i, j, NUM_SB);
  634. error = 15;
  635. ns_init_card_error(card, error);
  636. return error;
  637. }
  638. NS_PRV_BUFTYPE(sb) = BUF_SM;
  639. skb_queue_tail(&card->sbpool.queue, sb);
  640. skb_reserve(sb, NS_AAL0_HEADER);
  641. push_rxbufs(card, sb);
  642. }
  643. /* Test for strange behaviour which leads to crashes */
  644. if ((bcount =
  645. ns_stat_sfbqc_get(readl(card->membase + STAT))) < card->sbnr.min) {
  646. printk
  647. ("nicstar%d: Strange... Just allocated %d small buffers and sfbqc = %d.\n",
  648. i, j, bcount);
  649. error = 15;
  650. ns_init_card_error(card, error);
  651. return error;
  652. }
  653. /* Allocate iovec buffers */
  654. skb_queue_head_init(&card->iovpool.queue);
  655. card->iovpool.count = 0;
  656. for (j = 0; j < NUM_IOVB; j++) {
  657. struct sk_buff *iovb;
  658. iovb = alloc_skb(NS_IOVBUFSIZE, GFP_KERNEL);
  659. if (iovb == NULL) {
  660. printk
  661. ("nicstar%d: can't allocate %dth of %d iovec buffers.\n",
  662. i, j, NUM_IOVB);
  663. error = 16;
  664. ns_init_card_error(card, error);
  665. return error;
  666. }
  667. NS_PRV_BUFTYPE(iovb) = BUF_NONE;
  668. skb_queue_tail(&card->iovpool.queue, iovb);
  669. card->iovpool.count++;
  670. }
  671. /* Configure NICStAR */
  672. if (card->rct_size == 4096)
  673. ns_cfg_rctsize = NS_CFG_RCTSIZE_4096_ENTRIES;
  674. else /* (card->rct_size == 16384) */
  675. ns_cfg_rctsize = NS_CFG_RCTSIZE_16384_ENTRIES;
  676. card->efbie = 1;
  677. /* Register device */
  678. card->atmdev = atm_dev_register("nicstar", &card->pcidev->dev, &atm_ops,
  679. -1, NULL);
  680. if (card->atmdev == NULL) {
  681. printk("nicstar%d: can't register device.\n", i);
  682. error = 17;
  683. ns_init_card_error(card, error);
  684. return error;
  685. }
  686. if (mac[i] == NULL || !mac_pton(mac[i], card->atmdev->esi)) {
  687. nicstar_read_eprom(card->membase, NICSTAR_EPROM_MAC_ADDR_OFFSET,
  688. card->atmdev->esi, 6);
  689. if (ether_addr_equal(card->atmdev->esi, "\x00\x00\x00\x00\x00\x00")) {
  690. nicstar_read_eprom(card->membase,
  691. NICSTAR_EPROM_MAC_ADDR_OFFSET_ALT,
  692. card->atmdev->esi, 6);
  693. }
  694. }
  695. printk("nicstar%d: MAC address %pM\n", i, card->atmdev->esi);
  696. card->atmdev->dev_data = card;
  697. card->atmdev->ci_range.vpi_bits = card->vpibits;
  698. card->atmdev->ci_range.vci_bits = card->vcibits;
  699. card->atmdev->link_rate = card->max_pcr;
  700. card->atmdev->phy = NULL;
  701. #ifdef CONFIG_ATM_NICSTAR_USE_SUNI
  702. if (card->max_pcr == ATM_OC3_PCR)
  703. suni_init(card->atmdev);
  704. #endif /* CONFIG_ATM_NICSTAR_USE_SUNI */
  705. #ifdef CONFIG_ATM_NICSTAR_USE_IDT77105
  706. if (card->max_pcr == ATM_25_PCR)
  707. idt77105_init(card->atmdev);
  708. #endif /* CONFIG_ATM_NICSTAR_USE_IDT77105 */
  709. if (card->atmdev->phy && card->atmdev->phy->start)
  710. card->atmdev->phy->start(card->atmdev);
  711. writel(NS_CFG_RXPATH | NS_CFG_SMBUFSIZE | NS_CFG_LGBUFSIZE | NS_CFG_EFBIE | NS_CFG_RSQSIZE | NS_CFG_VPIBITS | ns_cfg_rctsize | NS_CFG_RXINT_NODELAY | NS_CFG_RAWIE | /* Only enabled if RCQ_SUPPORT */
  712. NS_CFG_RSQAFIE | NS_CFG_TXEN | NS_CFG_TXIE | NS_CFG_TSQFIE_OPT | /* Only enabled if ENABLE_TSQFIE */
  713. NS_CFG_PHYIE, card->membase + CFG);
  714. num_cards++;
  715. return error;
  716. }
  717. static void ns_init_card_error(ns_dev *card, int error)
  718. {
  719. if (error >= 17) {
  720. writel(0x00000000, card->membase + CFG);
  721. }
  722. if (error >= 16) {
  723. struct sk_buff *iovb;
  724. while ((iovb = skb_dequeue(&card->iovpool.queue)) != NULL)
  725. dev_kfree_skb_any(iovb);
  726. }
  727. if (error >= 15) {
  728. struct sk_buff *sb;
  729. while ((sb = skb_dequeue(&card->sbpool.queue)) != NULL)
  730. dev_kfree_skb_any(sb);
  731. free_scq(card, card->scq0, NULL);
  732. }
  733. if (error >= 14) {
  734. struct sk_buff *lb;
  735. while ((lb = skb_dequeue(&card->lbpool.queue)) != NULL)
  736. dev_kfree_skb_any(lb);
  737. }
  738. if (error >= 13) {
  739. struct sk_buff *hb;
  740. while ((hb = skb_dequeue(&card->hbpool.queue)) != NULL)
  741. dev_kfree_skb_any(hb);
  742. }
  743. if (error >= 12) {
  744. dma_free_coherent(&card->pcidev->dev, NS_RSQSIZE + NS_RSQ_ALIGNMENT,
  745. card->rsq.org, card->rsq.dma);
  746. }
  747. if (error >= 11) {
  748. dma_free_coherent(&card->pcidev->dev, NS_TSQSIZE + NS_TSQ_ALIGNMENT,
  749. card->tsq.org, card->tsq.dma);
  750. }
  751. if (error >= 10) {
  752. free_irq(card->pcidev->irq, card);
  753. }
  754. if (error >= 4) {
  755. iounmap(card->membase);
  756. }
  757. if (error >= 3) {
  758. pci_disable_device(card->pcidev);
  759. kfree(card);
  760. }
  761. }
  762. static scq_info *get_scq(ns_dev *card, int size, u32 scd)
  763. {
  764. scq_info *scq;
  765. if (size != VBR_SCQSIZE && size != CBR_SCQSIZE)
  766. return NULL;
  767. scq = kmalloc(sizeof(*scq), GFP_KERNEL);
  768. if (!scq)
  769. return NULL;
  770. scq->org = dma_alloc_coherent(&card->pcidev->dev,
  771. 2 * size, &scq->dma, GFP_KERNEL);
  772. if (!scq->org) {
  773. kfree(scq);
  774. return NULL;
  775. }
  776. scq->skb = kcalloc(size / NS_SCQE_SIZE, sizeof(*scq->skb),
  777. GFP_KERNEL);
  778. if (!scq->skb) {
  779. dma_free_coherent(&card->pcidev->dev,
  780. 2 * size, scq->org, scq->dma);
  781. kfree(scq);
  782. return NULL;
  783. }
  784. scq->num_entries = size / NS_SCQE_SIZE;
  785. scq->base = PTR_ALIGN(scq->org, size);
  786. scq->next = scq->base;
  787. scq->last = scq->base + (scq->num_entries - 1);
  788. scq->tail = scq->last;
  789. scq->scd = scd;
  790. scq->tbd_count = 0;
  791. init_waitqueue_head(&scq->scqfull_waitq);
  792. scq->full = 0;
  793. spin_lock_init(&scq->lock);
  794. return scq;
  795. }
  796. /* For variable rate SCQ vcc must be NULL */
  797. static void free_scq(ns_dev *card, scq_info *scq, struct atm_vcc *vcc)
  798. {
  799. int i;
  800. if (scq->num_entries == VBR_SCQ_NUM_ENTRIES)
  801. for (i = 0; i < scq->num_entries; i++) {
  802. if (scq->skb[i] != NULL) {
  803. vcc = ATM_SKB(scq->skb[i])->vcc;
  804. if (vcc->pop != NULL)
  805. vcc->pop(vcc, scq->skb[i]);
  806. else
  807. dev_kfree_skb_any(scq->skb[i]);
  808. }
  809. } else { /* vcc must be != NULL */
  810. if (vcc == NULL) {
  811. printk
  812. ("nicstar: free_scq() called with vcc == NULL for fixed rate scq.");
  813. for (i = 0; i < scq->num_entries; i++)
  814. dev_kfree_skb_any(scq->skb[i]);
  815. } else
  816. for (i = 0; i < scq->num_entries; i++) {
  817. if (scq->skb[i] != NULL) {
  818. if (vcc->pop != NULL)
  819. vcc->pop(vcc, scq->skb[i]);
  820. else
  821. dev_kfree_skb_any(scq->skb[i]);
  822. }
  823. }
  824. }
  825. kfree(scq->skb);
  826. dma_free_coherent(&card->pcidev->dev,
  827. 2 * (scq->num_entries == VBR_SCQ_NUM_ENTRIES ?
  828. VBR_SCQSIZE : CBR_SCQSIZE),
  829. scq->org, scq->dma);
  830. kfree(scq);
  831. }
  832. /* The handles passed must be pointers to the sk_buff containing the small
  833. or large buffer(s) cast to u32. */
  834. static void push_rxbufs(ns_dev * card, struct sk_buff *skb)
  835. {
  836. struct sk_buff *handle1, *handle2;
  837. int id1, id2;
  838. u32 addr1, addr2;
  839. u32 stat;
  840. unsigned long flags;
  841. /* *BARF* */
  842. handle2 = NULL;
  843. addr2 = 0;
  844. handle1 = skb;
  845. addr1 = dma_map_single(&card->pcidev->dev,
  846. skb->data,
  847. (NS_PRV_BUFTYPE(skb) == BUF_SM
  848. ? NS_SMSKBSIZE : NS_LGSKBSIZE),
  849. DMA_TO_DEVICE);
  850. NS_PRV_DMA(skb) = addr1; /* save so we can unmap later */
  851. #ifdef GENERAL_DEBUG
  852. if (!addr1)
  853. printk("nicstar%d: push_rxbufs called with addr1 = 0.\n",
  854. card->index);
  855. #endif /* GENERAL_DEBUG */
  856. stat = readl(card->membase + STAT);
  857. card->sbfqc = ns_stat_sfbqc_get(stat);
  858. card->lbfqc = ns_stat_lfbqc_get(stat);
  859. if (NS_PRV_BUFTYPE(skb) == BUF_SM) {
  860. if (!addr2) {
  861. if (card->sm_addr) {
  862. addr2 = card->sm_addr;
  863. handle2 = card->sm_handle;
  864. card->sm_addr = 0x00000000;
  865. card->sm_handle = NULL;
  866. } else { /* (!sm_addr) */
  867. card->sm_addr = addr1;
  868. card->sm_handle = handle1;
  869. }
  870. }
  871. } else { /* buf_type == BUF_LG */
  872. if (!addr2) {
  873. if (card->lg_addr) {
  874. addr2 = card->lg_addr;
  875. handle2 = card->lg_handle;
  876. card->lg_addr = 0x00000000;
  877. card->lg_handle = NULL;
  878. } else { /* (!lg_addr) */
  879. card->lg_addr = addr1;
  880. card->lg_handle = handle1;
  881. }
  882. }
  883. }
  884. if (addr2) {
  885. if (NS_PRV_BUFTYPE(skb) == BUF_SM) {
  886. if (card->sbfqc >= card->sbnr.max) {
  887. skb_unlink(handle1, &card->sbpool.queue);
  888. dev_kfree_skb_any(handle1);
  889. skb_unlink(handle2, &card->sbpool.queue);
  890. dev_kfree_skb_any(handle2);
  891. return;
  892. } else
  893. card->sbfqc += 2;
  894. } else { /* (buf_type == BUF_LG) */
  895. if (card->lbfqc >= card->lbnr.max) {
  896. skb_unlink(handle1, &card->lbpool.queue);
  897. dev_kfree_skb_any(handle1);
  898. skb_unlink(handle2, &card->lbpool.queue);
  899. dev_kfree_skb_any(handle2);
  900. return;
  901. } else
  902. card->lbfqc += 2;
  903. }
  904. id1 = idr_alloc(&card->idr, handle1, 0, 0, GFP_ATOMIC);
  905. if (id1 < 0)
  906. goto out;
  907. id2 = idr_alloc(&card->idr, handle2, 0, 0, GFP_ATOMIC);
  908. if (id2 < 0)
  909. goto out;
  910. spin_lock_irqsave(&card->res_lock, flags);
  911. while (CMD_BUSY(card)) ;
  912. writel(addr2, card->membase + DR3);
  913. writel(id2, card->membase + DR2);
  914. writel(addr1, card->membase + DR1);
  915. writel(id1, card->membase + DR0);
  916. writel(NS_CMD_WRITE_FREEBUFQ | NS_PRV_BUFTYPE(skb),
  917. card->membase + CMD);
  918. spin_unlock_irqrestore(&card->res_lock, flags);
  919. XPRINTK("nicstar%d: Pushing %s buffers at 0x%x and 0x%x.\n",
  920. card->index,
  921. (NS_PRV_BUFTYPE(skb) == BUF_SM ? "small" : "large"),
  922. addr1, addr2);
  923. }
  924. if (!card->efbie && card->sbfqc >= card->sbnr.min &&
  925. card->lbfqc >= card->lbnr.min) {
  926. card->efbie = 1;
  927. writel((readl(card->membase + CFG) | NS_CFG_EFBIE),
  928. card->membase + CFG);
  929. }
  930. out:
  931. return;
  932. }
  933. static irqreturn_t ns_irq_handler(int irq, void *dev_id)
  934. {
  935. u32 stat_r;
  936. ns_dev *card;
  937. struct atm_dev *dev;
  938. unsigned long flags;
  939. card = (ns_dev *) dev_id;
  940. dev = card->atmdev;
  941. card->intcnt++;
  942. PRINTK("nicstar%d: NICStAR generated an interrupt\n", card->index);
  943. spin_lock_irqsave(&card->int_lock, flags);
  944. stat_r = readl(card->membase + STAT);
  945. /* Transmit Status Indicator has been written to T. S. Queue */
  946. if (stat_r & NS_STAT_TSIF) {
  947. TXPRINTK("nicstar%d: TSI interrupt\n", card->index);
  948. process_tsq(card);
  949. writel(NS_STAT_TSIF, card->membase + STAT);
  950. }
  951. /* Incomplete CS-PDU has been transmitted */
  952. if (stat_r & NS_STAT_TXICP) {
  953. writel(NS_STAT_TXICP, card->membase + STAT);
  954. TXPRINTK("nicstar%d: Incomplete CS-PDU transmitted.\n",
  955. card->index);
  956. }
  957. /* Transmit Status Queue 7/8 full */
  958. if (stat_r & NS_STAT_TSQF) {
  959. writel(NS_STAT_TSQF, card->membase + STAT);
  960. PRINTK("nicstar%d: TSQ full.\n", card->index);
  961. process_tsq(card);
  962. }
  963. /* Timer overflow */
  964. if (stat_r & NS_STAT_TMROF) {
  965. writel(NS_STAT_TMROF, card->membase + STAT);
  966. PRINTK("nicstar%d: Timer overflow.\n", card->index);
  967. }
  968. /* PHY device interrupt signal active */
  969. if (stat_r & NS_STAT_PHYI) {
  970. writel(NS_STAT_PHYI, card->membase + STAT);
  971. PRINTK("nicstar%d: PHY interrupt.\n", card->index);
  972. if (dev->phy && dev->phy->interrupt) {
  973. dev->phy->interrupt(dev);
  974. }
  975. }
  976. /* Small Buffer Queue is full */
  977. if (stat_r & NS_STAT_SFBQF) {
  978. writel(NS_STAT_SFBQF, card->membase + STAT);
  979. printk("nicstar%d: Small free buffer queue is full.\n",
  980. card->index);
  981. }
  982. /* Large Buffer Queue is full */
  983. if (stat_r & NS_STAT_LFBQF) {
  984. writel(NS_STAT_LFBQF, card->membase + STAT);
  985. printk("nicstar%d: Large free buffer queue is full.\n",
  986. card->index);
  987. }
  988. /* Receive Status Queue is full */
  989. if (stat_r & NS_STAT_RSQF) {
  990. writel(NS_STAT_RSQF, card->membase + STAT);
  991. printk("nicstar%d: RSQ full.\n", card->index);
  992. process_rsq(card);
  993. }
  994. /* Complete CS-PDU received */
  995. if (stat_r & NS_STAT_EOPDU) {
  996. RXPRINTK("nicstar%d: End of CS-PDU received.\n", card->index);
  997. process_rsq(card);
  998. writel(NS_STAT_EOPDU, card->membase + STAT);
  999. }
  1000. /* Raw cell received */
  1001. if (stat_r & NS_STAT_RAWCF) {
  1002. writel(NS_STAT_RAWCF, card->membase + STAT);
  1003. #ifndef RCQ_SUPPORT
  1004. printk("nicstar%d: Raw cell received and no support yet...\n",
  1005. card->index);
  1006. #endif /* RCQ_SUPPORT */
  1007. /* NOTE: the following procedure may keep a raw cell pending until the
  1008. next interrupt. As this preliminary support is only meant to
  1009. avoid buffer leakage, this is not an issue. */
  1010. while (readl(card->membase + RAWCT) != card->rawch) {
  1011. if (ns_rcqe_islast(card->rawcell)) {
  1012. struct sk_buff *oldbuf;
  1013. oldbuf = card->rcbuf;
  1014. card->rcbuf = idr_find(&card->idr,
  1015. ns_rcqe_nextbufhandle(card->rawcell));
  1016. card->rawch = NS_PRV_DMA(card->rcbuf);
  1017. card->rawcell = (struct ns_rcqe *)
  1018. card->rcbuf->data;
  1019. recycle_rx_buf(card, oldbuf);
  1020. } else {
  1021. card->rawch += NS_RCQE_SIZE;
  1022. card->rawcell++;
  1023. }
  1024. }
  1025. }
  1026. /* Small buffer queue is empty */
  1027. if (stat_r & NS_STAT_SFBQE) {
  1028. int i;
  1029. struct sk_buff *sb;
  1030. writel(NS_STAT_SFBQE, card->membase + STAT);
  1031. printk("nicstar%d: Small free buffer queue empty.\n",
  1032. card->index);
  1033. for (i = 0; i < card->sbnr.min; i++) {
  1034. sb = dev_alloc_skb(NS_SMSKBSIZE);
  1035. if (sb == NULL) {
  1036. writel(readl(card->membase + CFG) &
  1037. ~NS_CFG_EFBIE, card->membase + CFG);
  1038. card->efbie = 0;
  1039. break;
  1040. }
  1041. NS_PRV_BUFTYPE(sb) = BUF_SM;
  1042. skb_queue_tail(&card->sbpool.queue, sb);
  1043. skb_reserve(sb, NS_AAL0_HEADER);
  1044. push_rxbufs(card, sb);
  1045. }
  1046. card->sbfqc = i;
  1047. process_rsq(card);
  1048. }
  1049. /* Large buffer queue empty */
  1050. if (stat_r & NS_STAT_LFBQE) {
  1051. int i;
  1052. struct sk_buff *lb;
  1053. writel(NS_STAT_LFBQE, card->membase + STAT);
  1054. printk("nicstar%d: Large free buffer queue empty.\n",
  1055. card->index);
  1056. for (i = 0; i < card->lbnr.min; i++) {
  1057. lb = dev_alloc_skb(NS_LGSKBSIZE);
  1058. if (lb == NULL) {
  1059. writel(readl(card->membase + CFG) &
  1060. ~NS_CFG_EFBIE, card->membase + CFG);
  1061. card->efbie = 0;
  1062. break;
  1063. }
  1064. NS_PRV_BUFTYPE(lb) = BUF_LG;
  1065. skb_queue_tail(&card->lbpool.queue, lb);
  1066. skb_reserve(lb, NS_SMBUFSIZE);
  1067. push_rxbufs(card, lb);
  1068. }
  1069. card->lbfqc = i;
  1070. process_rsq(card);
  1071. }
  1072. /* Receive Status Queue is 7/8 full */
  1073. if (stat_r & NS_STAT_RSQAF) {
  1074. writel(NS_STAT_RSQAF, card->membase + STAT);
  1075. RXPRINTK("nicstar%d: RSQ almost full.\n", card->index);
  1076. process_rsq(card);
  1077. }
  1078. spin_unlock_irqrestore(&card->int_lock, flags);
  1079. PRINTK("nicstar%d: end of interrupt service\n", card->index);
  1080. return IRQ_HANDLED;
  1081. }
  1082. static int ns_open(struct atm_vcc *vcc)
  1083. {
  1084. ns_dev *card;
  1085. vc_map *vc;
  1086. unsigned long tmpl, modl;
  1087. int tcr, tcra; /* target cell rate, and absolute value */
  1088. int n = 0; /* Number of entries in the TST. Initialized to remove
  1089. the compiler warning. */
  1090. u32 u32d[4];
  1091. int frscdi = 0; /* Index of the SCD. Initialized to remove the compiler
  1092. warning. How I wish compilers were clever enough to
  1093. tell which variables can truly be used
  1094. uninitialized... */
  1095. int inuse; /* tx or rx vc already in use by another vcc */
  1096. short vpi = vcc->vpi;
  1097. int vci = vcc->vci;
  1098. card = (ns_dev *) vcc->dev->dev_data;
  1099. PRINTK("nicstar%d: opening vpi.vci %d.%d \n", card->index, (int)vpi,
  1100. vci);
  1101. if (vcc->qos.aal != ATM_AAL5 && vcc->qos.aal != ATM_AAL0) {
  1102. PRINTK("nicstar%d: unsupported AAL.\n", card->index);
  1103. return -EINVAL;
  1104. }
  1105. vc = &(card->vcmap[vpi << card->vcibits | vci]);
  1106. vcc->dev_data = vc;
  1107. inuse = 0;
  1108. if (vcc->qos.txtp.traffic_class != ATM_NONE && vc->tx)
  1109. inuse = 1;
  1110. if (vcc->qos.rxtp.traffic_class != ATM_NONE && vc->rx)
  1111. inuse += 2;
  1112. if (inuse) {
  1113. printk("nicstar%d: %s vci already in use.\n", card->index,
  1114. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  1115. return -EINVAL;
  1116. }
  1117. set_bit(ATM_VF_ADDR, &vcc->flags);
  1118. /* NOTE: You are not allowed to modify an open connection's QOS. To change
  1119. that, remove the ATM_VF_PARTIAL flag checking. There may be other changes
  1120. needed to do that. */
  1121. if (!test_bit(ATM_VF_PARTIAL, &vcc->flags)) {
  1122. scq_info *scq;
  1123. set_bit(ATM_VF_PARTIAL, &vcc->flags);
  1124. if (vcc->qos.txtp.traffic_class == ATM_CBR) {
  1125. /* Check requested cell rate and availability of SCD */
  1126. if (vcc->qos.txtp.max_pcr == 0 && vcc->qos.txtp.pcr == 0
  1127. && vcc->qos.txtp.min_pcr == 0) {
  1128. PRINTK
  1129. ("nicstar%d: trying to open a CBR vc with cell rate = 0 \n",
  1130. card->index);
  1131. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1132. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1133. return -EINVAL;
  1134. }
  1135. tcr = atm_pcr_goal(&(vcc->qos.txtp));
  1136. tcra = tcr >= 0 ? tcr : -tcr;
  1137. PRINTK("nicstar%d: target cell rate = %d.\n",
  1138. card->index, vcc->qos.txtp.max_pcr);
  1139. tmpl =
  1140. (unsigned long)tcra *(unsigned long)
  1141. NS_TST_NUM_ENTRIES;
  1142. modl = tmpl % card->max_pcr;
  1143. n = (int)(tmpl / card->max_pcr);
  1144. if (tcr > 0) {
  1145. if (modl > 0)
  1146. n++;
  1147. } else if (tcr == 0) {
  1148. if ((n =
  1149. (card->tst_free_entries -
  1150. NS_TST_RESERVED)) <= 0) {
  1151. PRINTK
  1152. ("nicstar%d: no CBR bandwidth free.\n",
  1153. card->index);
  1154. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1155. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1156. return -EINVAL;
  1157. }
  1158. }
  1159. if (n == 0) {
  1160. printk
  1161. ("nicstar%d: selected bandwidth < granularity.\n",
  1162. card->index);
  1163. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1164. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1165. return -EINVAL;
  1166. }
  1167. if (n > (card->tst_free_entries - NS_TST_RESERVED)) {
  1168. PRINTK
  1169. ("nicstar%d: not enough free CBR bandwidth.\n",
  1170. card->index);
  1171. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1172. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1173. return -EINVAL;
  1174. } else
  1175. card->tst_free_entries -= n;
  1176. XPRINTK("nicstar%d: writing %d tst entries.\n",
  1177. card->index, n);
  1178. for (frscdi = 0; frscdi < NS_FRSCD_NUM; frscdi++) {
  1179. if (card->scd2vc[frscdi] == NULL) {
  1180. card->scd2vc[frscdi] = vc;
  1181. break;
  1182. }
  1183. }
  1184. if (frscdi == NS_FRSCD_NUM) {
  1185. PRINTK
  1186. ("nicstar%d: no SCD available for CBR channel.\n",
  1187. card->index);
  1188. card->tst_free_entries += n;
  1189. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1190. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1191. return -EBUSY;
  1192. }
  1193. vc->cbr_scd = NS_FRSCD + frscdi * NS_FRSCD_SIZE;
  1194. scq = get_scq(card, CBR_SCQSIZE, vc->cbr_scd);
  1195. if (scq == NULL) {
  1196. PRINTK("nicstar%d: can't get fixed rate SCQ.\n",
  1197. card->index);
  1198. card->scd2vc[frscdi] = NULL;
  1199. card->tst_free_entries += n;
  1200. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1201. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1202. return -ENOMEM;
  1203. }
  1204. vc->scq = scq;
  1205. u32d[0] = scq_virt_to_bus(scq, scq->base);
  1206. u32d[1] = (u32) 0x00000000;
  1207. u32d[2] = (u32) 0xffffffff;
  1208. u32d[3] = (u32) 0x00000000;
  1209. ns_write_sram(card, vc->cbr_scd, u32d, 4);
  1210. fill_tst(card, n, vc);
  1211. } else if (vcc->qos.txtp.traffic_class == ATM_UBR) {
  1212. vc->cbr_scd = 0x00000000;
  1213. vc->scq = card->scq0;
  1214. }
  1215. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  1216. vc->tx = 1;
  1217. vc->tx_vcc = vcc;
  1218. vc->tbd_count = 0;
  1219. }
  1220. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  1221. u32 status;
  1222. vc->rx = 1;
  1223. vc->rx_vcc = vcc;
  1224. vc->rx_iov = NULL;
  1225. /* Open the connection in hardware */
  1226. if (vcc->qos.aal == ATM_AAL5)
  1227. status = NS_RCTE_AAL5 | NS_RCTE_CONNECTOPEN;
  1228. else /* vcc->qos.aal == ATM_AAL0 */
  1229. status = NS_RCTE_AAL0 | NS_RCTE_CONNECTOPEN;
  1230. #ifdef RCQ_SUPPORT
  1231. status |= NS_RCTE_RAWCELLINTEN;
  1232. #endif /* RCQ_SUPPORT */
  1233. ns_write_sram(card,
  1234. NS_RCT +
  1235. (vpi << card->vcibits | vci) *
  1236. NS_RCT_ENTRY_SIZE, &status, 1);
  1237. }
  1238. }
  1239. set_bit(ATM_VF_READY, &vcc->flags);
  1240. return 0;
  1241. }
  1242. static void ns_close(struct atm_vcc *vcc)
  1243. {
  1244. vc_map *vc;
  1245. ns_dev *card;
  1246. u32 data;
  1247. int i;
  1248. vc = vcc->dev_data;
  1249. card = vcc->dev->dev_data;
  1250. PRINTK("nicstar%d: closing vpi.vci %d.%d \n", card->index,
  1251. (int)vcc->vpi, vcc->vci);
  1252. clear_bit(ATM_VF_READY, &vcc->flags);
  1253. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  1254. u32 addr;
  1255. unsigned long flags;
  1256. addr =
  1257. NS_RCT +
  1258. (vcc->vpi << card->vcibits | vcc->vci) * NS_RCT_ENTRY_SIZE;
  1259. spin_lock_irqsave(&card->res_lock, flags);
  1260. while (CMD_BUSY(card)) ;
  1261. writel(NS_CMD_CLOSE_CONNECTION | addr << 2,
  1262. card->membase + CMD);
  1263. spin_unlock_irqrestore(&card->res_lock, flags);
  1264. vc->rx = 0;
  1265. if (vc->rx_iov != NULL) {
  1266. struct sk_buff *iovb;
  1267. u32 stat;
  1268. stat = readl(card->membase + STAT);
  1269. card->sbfqc = ns_stat_sfbqc_get(stat);
  1270. card->lbfqc = ns_stat_lfbqc_get(stat);
  1271. PRINTK
  1272. ("nicstar%d: closing a VC with pending rx buffers.\n",
  1273. card->index);
  1274. iovb = vc->rx_iov;
  1275. recycle_iovec_rx_bufs(card, (struct iovec *)iovb->data,
  1276. NS_PRV_IOVCNT(iovb));
  1277. NS_PRV_IOVCNT(iovb) = 0;
  1278. spin_lock_irqsave(&card->int_lock, flags);
  1279. recycle_iov_buf(card, iovb);
  1280. spin_unlock_irqrestore(&card->int_lock, flags);
  1281. vc->rx_iov = NULL;
  1282. }
  1283. }
  1284. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  1285. vc->tx = 0;
  1286. }
  1287. if (vcc->qos.txtp.traffic_class == ATM_CBR) {
  1288. unsigned long flags;
  1289. ns_scqe *scqep;
  1290. scq_info *scq;
  1291. scq = vc->scq;
  1292. for (;;) {
  1293. spin_lock_irqsave(&scq->lock, flags);
  1294. scqep = scq->next;
  1295. if (scqep == scq->base)
  1296. scqep = scq->last;
  1297. else
  1298. scqep--;
  1299. if (scqep == scq->tail) {
  1300. spin_unlock_irqrestore(&scq->lock, flags);
  1301. break;
  1302. }
  1303. /* If the last entry is not a TSR, place one in the SCQ in order to
  1304. be able to completely drain it and then close. */
  1305. if (!ns_scqe_is_tsr(scqep) && scq->tail != scq->next) {
  1306. ns_scqe tsr;
  1307. u32 scdi, scqi;
  1308. u32 data;
  1309. int index;
  1310. tsr.word_1 = ns_tsr_mkword_1(NS_TSR_INTENABLE);
  1311. scdi = (vc->cbr_scd - NS_FRSCD) / NS_FRSCD_SIZE;
  1312. scqi = scq->next - scq->base;
  1313. tsr.word_2 = ns_tsr_mkword_2(scdi, scqi);
  1314. tsr.word_3 = 0x00000000;
  1315. tsr.word_4 = 0x00000000;
  1316. *scq->next = tsr;
  1317. index = (int)scqi;
  1318. scq->skb[index] = NULL;
  1319. if (scq->next == scq->last)
  1320. scq->next = scq->base;
  1321. else
  1322. scq->next++;
  1323. data = scq_virt_to_bus(scq, scq->next);
  1324. ns_write_sram(card, scq->scd, &data, 1);
  1325. }
  1326. spin_unlock_irqrestore(&scq->lock, flags);
  1327. schedule();
  1328. }
  1329. /* Free all TST entries */
  1330. data = NS_TST_OPCODE_VARIABLE;
  1331. for (i = 0; i < NS_TST_NUM_ENTRIES; i++) {
  1332. if (card->tste2vc[i] == vc) {
  1333. ns_write_sram(card, card->tst_addr + i, &data,
  1334. 1);
  1335. card->tste2vc[i] = NULL;
  1336. card->tst_free_entries++;
  1337. }
  1338. }
  1339. card->scd2vc[(vc->cbr_scd - NS_FRSCD) / NS_FRSCD_SIZE] = NULL;
  1340. free_scq(card, vc->scq, vcc);
  1341. }
  1342. /* remove all references to vcc before deleting it */
  1343. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  1344. unsigned long flags;
  1345. scq_info *scq = card->scq0;
  1346. spin_lock_irqsave(&scq->lock, flags);
  1347. for (i = 0; i < scq->num_entries; i++) {
  1348. if (scq->skb[i] && ATM_SKB(scq->skb[i])->vcc == vcc) {
  1349. ATM_SKB(scq->skb[i])->vcc = NULL;
  1350. atm_return(vcc, scq->skb[i]->truesize);
  1351. PRINTK
  1352. ("nicstar: deleted pending vcc mapping\n");
  1353. }
  1354. }
  1355. spin_unlock_irqrestore(&scq->lock, flags);
  1356. }
  1357. vcc->dev_data = NULL;
  1358. clear_bit(ATM_VF_PARTIAL, &vcc->flags);
  1359. clear_bit(ATM_VF_ADDR, &vcc->flags);
  1360. #ifdef RX_DEBUG
  1361. {
  1362. u32 stat, cfg;
  1363. stat = readl(card->membase + STAT);
  1364. cfg = readl(card->membase + CFG);
  1365. printk("STAT = 0x%08X CFG = 0x%08X \n", stat, cfg);
  1366. printk
  1367. ("TSQ: base = 0x%p next = 0x%p last = 0x%p TSQT = 0x%08X \n",
  1368. card->tsq.base, card->tsq.next,
  1369. card->tsq.last, readl(card->membase + TSQT));
  1370. printk
  1371. ("RSQ: base = 0x%p next = 0x%p last = 0x%p RSQT = 0x%08X \n",
  1372. card->rsq.base, card->rsq.next,
  1373. card->rsq.last, readl(card->membase + RSQT));
  1374. printk("Empty free buffer queue interrupt %s \n",
  1375. card->efbie ? "enabled" : "disabled");
  1376. printk("SBCNT = %d count = %d LBCNT = %d count = %d \n",
  1377. ns_stat_sfbqc_get(stat), card->sbpool.count,
  1378. ns_stat_lfbqc_get(stat), card->lbpool.count);
  1379. printk("hbpool.count = %d iovpool.count = %d \n",
  1380. card->hbpool.count, card->iovpool.count);
  1381. }
  1382. #endif /* RX_DEBUG */
  1383. }
  1384. static void fill_tst(ns_dev * card, int n, vc_map * vc)
  1385. {
  1386. u32 new_tst;
  1387. unsigned long cl;
  1388. int e, r;
  1389. u32 data;
  1390. /* It would be very complicated to keep the two TSTs synchronized while
  1391. assuring that writes are only made to the inactive TST. So, for now I
  1392. will use only one TST. If problems occur, I will change this again */
  1393. new_tst = card->tst_addr;
  1394. /* Fill procedure */
  1395. for (e = 0; e < NS_TST_NUM_ENTRIES; e++) {
  1396. if (card->tste2vc[e] == NULL)
  1397. break;
  1398. }
  1399. if (e == NS_TST_NUM_ENTRIES) {
  1400. printk("nicstar%d: No free TST entries found. \n", card->index);
  1401. return;
  1402. }
  1403. r = n;
  1404. cl = NS_TST_NUM_ENTRIES;
  1405. data = ns_tste_make(NS_TST_OPCODE_FIXED, vc->cbr_scd);
  1406. while (r > 0) {
  1407. if (cl >= NS_TST_NUM_ENTRIES && card->tste2vc[e] == NULL) {
  1408. card->tste2vc[e] = vc;
  1409. ns_write_sram(card, new_tst + e, &data, 1);
  1410. cl -= NS_TST_NUM_ENTRIES;
  1411. r--;
  1412. }
  1413. if (++e == NS_TST_NUM_ENTRIES) {
  1414. e = 0;
  1415. }
  1416. cl += n;
  1417. }
  1418. /* End of fill procedure */
  1419. data = ns_tste_make(NS_TST_OPCODE_END, new_tst);
  1420. ns_write_sram(card, new_tst + NS_TST_NUM_ENTRIES, &data, 1);
  1421. ns_write_sram(card, card->tst_addr + NS_TST_NUM_ENTRIES, &data, 1);
  1422. card->tst_addr = new_tst;
  1423. }
  1424. static int _ns_send(struct atm_vcc *vcc, struct sk_buff *skb, bool may_sleep)
  1425. {
  1426. ns_dev *card;
  1427. vc_map *vc;
  1428. scq_info *scq;
  1429. unsigned long buflen;
  1430. ns_scqe scqe;
  1431. u32 flags; /* TBD flags, not CPU flags */
  1432. card = vcc->dev->dev_data;
  1433. TXPRINTK("nicstar%d: ns_send() called.\n", card->index);
  1434. if ((vc = (vc_map *) vcc->dev_data) == NULL) {
  1435. printk("nicstar%d: vcc->dev_data == NULL on ns_send().\n",
  1436. card->index);
  1437. atomic_inc(&vcc->stats->tx_err);
  1438. dev_kfree_skb_any(skb);
  1439. return -EINVAL;
  1440. }
  1441. if (!vc->tx) {
  1442. printk("nicstar%d: Trying to transmit on a non-tx VC.\n",
  1443. card->index);
  1444. atomic_inc(&vcc->stats->tx_err);
  1445. dev_kfree_skb_any(skb);
  1446. return -EINVAL;
  1447. }
  1448. if (vcc->qos.aal != ATM_AAL5 && vcc->qos.aal != ATM_AAL0) {
  1449. printk("nicstar%d: Only AAL0 and AAL5 are supported.\n",
  1450. card->index);
  1451. atomic_inc(&vcc->stats->tx_err);
  1452. dev_kfree_skb_any(skb);
  1453. return -EINVAL;
  1454. }
  1455. if (skb_shinfo(skb)->nr_frags != 0) {
  1456. printk("nicstar%d: No scatter-gather yet.\n", card->index);
  1457. atomic_inc(&vcc->stats->tx_err);
  1458. dev_kfree_skb_any(skb);
  1459. return -EINVAL;
  1460. }
  1461. ATM_SKB(skb)->vcc = vcc;
  1462. NS_PRV_DMA(skb) = dma_map_single(&card->pcidev->dev, skb->data,
  1463. skb->len, DMA_TO_DEVICE);
  1464. if (vcc->qos.aal == ATM_AAL5) {
  1465. buflen = (skb->len + 47 + 8) / 48 * 48; /* Multiple of 48 */
  1466. flags = NS_TBD_AAL5;
  1467. scqe.word_2 = cpu_to_le32(NS_PRV_DMA(skb));
  1468. scqe.word_3 = cpu_to_le32(skb->len);
  1469. scqe.word_4 =
  1470. ns_tbd_mkword_4(0, (u32) vcc->vpi, (u32) vcc->vci, 0,
  1471. ATM_SKB(skb)->
  1472. atm_options & ATM_ATMOPT_CLP ? 1 : 0);
  1473. flags |= NS_TBD_EOPDU;
  1474. } else { /* (vcc->qos.aal == ATM_AAL0) */
  1475. buflen = ATM_CELL_PAYLOAD; /* i.e., 48 bytes */
  1476. flags = NS_TBD_AAL0;
  1477. scqe.word_2 = cpu_to_le32(NS_PRV_DMA(skb) + NS_AAL0_HEADER);
  1478. scqe.word_3 = cpu_to_le32(0x00000000);
  1479. if (*skb->data & 0x02) /* Payload type 1 - end of pdu */
  1480. flags |= NS_TBD_EOPDU;
  1481. scqe.word_4 =
  1482. cpu_to_le32(*((u32 *) skb->data) & ~NS_TBD_VC_MASK);
  1483. /* Force the VPI/VCI to be the same as in VCC struct */
  1484. scqe.word_4 |=
  1485. cpu_to_le32((((u32) vcc->
  1486. vpi) << NS_TBD_VPI_SHIFT | ((u32) vcc->
  1487. vci) <<
  1488. NS_TBD_VCI_SHIFT) & NS_TBD_VC_MASK);
  1489. }
  1490. if (vcc->qos.txtp.traffic_class == ATM_CBR) {
  1491. scqe.word_1 = ns_tbd_mkword_1_novbr(flags, (u32) buflen);
  1492. scq = ((vc_map *) vcc->dev_data)->scq;
  1493. } else {
  1494. scqe.word_1 =
  1495. ns_tbd_mkword_1(flags, (u32) 1, (u32) 1, (u32) buflen);
  1496. scq = card->scq0;
  1497. }
  1498. if (push_scqe(card, vc, scq, &scqe, skb, may_sleep) != 0) {
  1499. atomic_inc(&vcc->stats->tx_err);
  1500. dma_unmap_single(&card->pcidev->dev, NS_PRV_DMA(skb), skb->len,
  1501. DMA_TO_DEVICE);
  1502. dev_kfree_skb_any(skb);
  1503. return -EIO;
  1504. }
  1505. atomic_inc(&vcc->stats->tx);
  1506. return 0;
  1507. }
  1508. static int ns_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1509. {
  1510. return _ns_send(vcc, skb, true);
  1511. }
  1512. static int ns_send_bh(struct atm_vcc *vcc, struct sk_buff *skb)
  1513. {
  1514. return _ns_send(vcc, skb, false);
  1515. }
  1516. static int push_scqe(ns_dev * card, vc_map * vc, scq_info * scq, ns_scqe * tbd,
  1517. struct sk_buff *skb, bool may_sleep)
  1518. {
  1519. unsigned long flags;
  1520. ns_scqe tsr;
  1521. u32 scdi, scqi;
  1522. int scq_is_vbr;
  1523. u32 data;
  1524. int index;
  1525. spin_lock_irqsave(&scq->lock, flags);
  1526. while (scq->tail == scq->next) {
  1527. if (!may_sleep) {
  1528. spin_unlock_irqrestore(&scq->lock, flags);
  1529. printk("nicstar%d: Error pushing TBD.\n", card->index);
  1530. return 1;
  1531. }
  1532. scq->full = 1;
  1533. wait_event_interruptible_lock_irq_timeout(scq->scqfull_waitq,
  1534. scq->tail != scq->next,
  1535. scq->lock,
  1536. SCQFULL_TIMEOUT);
  1537. if (scq->full) {
  1538. spin_unlock_irqrestore(&scq->lock, flags);
  1539. printk("nicstar%d: Timeout pushing TBD.\n",
  1540. card->index);
  1541. return 1;
  1542. }
  1543. }
  1544. *scq->next = *tbd;
  1545. index = (int)(scq->next - scq->base);
  1546. scq->skb[index] = skb;
  1547. XPRINTK("nicstar%d: sending skb at 0x%p (pos %d).\n",
  1548. card->index, skb, index);
  1549. XPRINTK("nicstar%d: TBD written:\n0x%x\n0x%x\n0x%x\n0x%x\n at 0x%p.\n",
  1550. card->index, le32_to_cpu(tbd->word_1), le32_to_cpu(tbd->word_2),
  1551. le32_to_cpu(tbd->word_3), le32_to_cpu(tbd->word_4),
  1552. scq->next);
  1553. if (scq->next == scq->last)
  1554. scq->next = scq->base;
  1555. else
  1556. scq->next++;
  1557. vc->tbd_count++;
  1558. if (scq->num_entries == VBR_SCQ_NUM_ENTRIES) {
  1559. scq->tbd_count++;
  1560. scq_is_vbr = 1;
  1561. } else
  1562. scq_is_vbr = 0;
  1563. if (vc->tbd_count >= MAX_TBD_PER_VC
  1564. || scq->tbd_count >= MAX_TBD_PER_SCQ) {
  1565. int has_run = 0;
  1566. while (scq->tail == scq->next) {
  1567. if (!may_sleep) {
  1568. data = scq_virt_to_bus(scq, scq->next);
  1569. ns_write_sram(card, scq->scd, &data, 1);
  1570. spin_unlock_irqrestore(&scq->lock, flags);
  1571. printk("nicstar%d: Error pushing TSR.\n",
  1572. card->index);
  1573. return 0;
  1574. }
  1575. scq->full = 1;
  1576. if (has_run++)
  1577. break;
  1578. wait_event_interruptible_lock_irq_timeout(scq->scqfull_waitq,
  1579. scq->tail != scq->next,
  1580. scq->lock,
  1581. SCQFULL_TIMEOUT);
  1582. }
  1583. if (!scq->full) {
  1584. tsr.word_1 = ns_tsr_mkword_1(NS_TSR_INTENABLE);
  1585. if (scq_is_vbr)
  1586. scdi = NS_TSR_SCDISVBR;
  1587. else
  1588. scdi = (vc->cbr_scd - NS_FRSCD) / NS_FRSCD_SIZE;
  1589. scqi = scq->next - scq->base;
  1590. tsr.word_2 = ns_tsr_mkword_2(scdi, scqi);
  1591. tsr.word_3 = 0x00000000;
  1592. tsr.word_4 = 0x00000000;
  1593. *scq->next = tsr;
  1594. index = (int)scqi;
  1595. scq->skb[index] = NULL;
  1596. XPRINTK
  1597. ("nicstar%d: TSR written:\n0x%x\n0x%x\n0x%x\n0x%x\n at 0x%p.\n",
  1598. card->index, le32_to_cpu(tsr.word_1),
  1599. le32_to_cpu(tsr.word_2), le32_to_cpu(tsr.word_3),
  1600. le32_to_cpu(tsr.word_4), scq->next);
  1601. if (scq->next == scq->last)
  1602. scq->next = scq->base;
  1603. else
  1604. scq->next++;
  1605. vc->tbd_count = 0;
  1606. scq->tbd_count = 0;
  1607. } else
  1608. PRINTK("nicstar%d: Timeout pushing TSR.\n",
  1609. card->index);
  1610. }
  1611. data = scq_virt_to_bus(scq, scq->next);
  1612. ns_write_sram(card, scq->scd, &data, 1);
  1613. spin_unlock_irqrestore(&scq->lock, flags);
  1614. return 0;
  1615. }
  1616. static void process_tsq(ns_dev * card)
  1617. {
  1618. u32 scdi;
  1619. scq_info *scq;
  1620. ns_tsi *previous = NULL, *one_ahead, *two_ahead;
  1621. int serviced_entries; /* flag indicating at least on entry was serviced */
  1622. serviced_entries = 0;
  1623. if (card->tsq.next == card->tsq.last)
  1624. one_ahead = card->tsq.base;
  1625. else
  1626. one_ahead = card->tsq.next + 1;
  1627. if (one_ahead == card->tsq.last)
  1628. two_ahead = card->tsq.base;
  1629. else
  1630. two_ahead = one_ahead + 1;
  1631. while (!ns_tsi_isempty(card->tsq.next) || !ns_tsi_isempty(one_ahead) ||
  1632. !ns_tsi_isempty(two_ahead))
  1633. /* At most two empty, as stated in the 77201 errata */
  1634. {
  1635. serviced_entries = 1;
  1636. /* Skip the one or two possible empty entries */
  1637. while (ns_tsi_isempty(card->tsq.next)) {
  1638. if (card->tsq.next == card->tsq.last)
  1639. card->tsq.next = card->tsq.base;
  1640. else
  1641. card->tsq.next++;
  1642. }
  1643. if (!ns_tsi_tmrof(card->tsq.next)) {
  1644. scdi = ns_tsi_getscdindex(card->tsq.next);
  1645. if (scdi == NS_TSI_SCDISVBR)
  1646. scq = card->scq0;
  1647. else {
  1648. if (card->scd2vc[scdi] == NULL) {
  1649. printk
  1650. ("nicstar%d: could not find VC from SCD index.\n",
  1651. card->index);
  1652. ns_tsi_init(card->tsq.next);
  1653. return;
  1654. }
  1655. scq = card->scd2vc[scdi]->scq;
  1656. }
  1657. drain_scq(card, scq, ns_tsi_getscqpos(card->tsq.next));
  1658. scq->full = 0;
  1659. wake_up_interruptible(&(scq->scqfull_waitq));
  1660. }
  1661. ns_tsi_init(card->tsq.next);
  1662. previous = card->tsq.next;
  1663. if (card->tsq.next == card->tsq.last)
  1664. card->tsq.next = card->tsq.base;
  1665. else
  1666. card->tsq.next++;
  1667. if (card->tsq.next == card->tsq.last)
  1668. one_ahead = card->tsq.base;
  1669. else
  1670. one_ahead = card->tsq.next + 1;
  1671. if (one_ahead == card->tsq.last)
  1672. two_ahead = card->tsq.base;
  1673. else
  1674. two_ahead = one_ahead + 1;
  1675. }
  1676. if (serviced_entries)
  1677. writel(PTR_DIFF(previous, card->tsq.base),
  1678. card->membase + TSQH);
  1679. }
  1680. static void drain_scq(ns_dev * card, scq_info * scq, int pos)
  1681. {
  1682. struct atm_vcc *vcc;
  1683. struct sk_buff *skb;
  1684. int i;
  1685. unsigned long flags;
  1686. XPRINTK("nicstar%d: drain_scq() called, scq at 0x%p, pos %d.\n",
  1687. card->index, scq, pos);
  1688. if (pos >= scq->num_entries) {
  1689. printk("nicstar%d: Bad index on drain_scq().\n", card->index);
  1690. return;
  1691. }
  1692. spin_lock_irqsave(&scq->lock, flags);
  1693. i = (int)(scq->tail - scq->base);
  1694. if (++i == scq->num_entries)
  1695. i = 0;
  1696. while (i != pos) {
  1697. skb = scq->skb[i];
  1698. XPRINTK("nicstar%d: freeing skb at 0x%p (index %d).\n",
  1699. card->index, skb, i);
  1700. if (skb != NULL) {
  1701. dma_unmap_single(&card->pcidev->dev,
  1702. NS_PRV_DMA(skb),
  1703. skb->len,
  1704. DMA_TO_DEVICE);
  1705. vcc = ATM_SKB(skb)->vcc;
  1706. if (vcc && vcc->pop != NULL) {
  1707. vcc->pop(vcc, skb);
  1708. } else {
  1709. dev_kfree_skb_irq(skb);
  1710. }
  1711. scq->skb[i] = NULL;
  1712. }
  1713. if (++i == scq->num_entries)
  1714. i = 0;
  1715. }
  1716. scq->tail = scq->base + pos;
  1717. spin_unlock_irqrestore(&scq->lock, flags);
  1718. }
  1719. static void process_rsq(ns_dev * card)
  1720. {
  1721. ns_rsqe *previous;
  1722. if (!ns_rsqe_valid(card->rsq.next))
  1723. return;
  1724. do {
  1725. dequeue_rx(card, card->rsq.next);
  1726. ns_rsqe_init(card->rsq.next);
  1727. previous = card->rsq.next;
  1728. if (card->rsq.next == card->rsq.last)
  1729. card->rsq.next = card->rsq.base;
  1730. else
  1731. card->rsq.next++;
  1732. } while (ns_rsqe_valid(card->rsq.next));
  1733. writel(PTR_DIFF(previous, card->rsq.base), card->membase + RSQH);
  1734. }
  1735. static void dequeue_rx(ns_dev * card, ns_rsqe * rsqe)
  1736. {
  1737. u32 vpi, vci;
  1738. vc_map *vc;
  1739. struct sk_buff *iovb;
  1740. struct iovec *iov;
  1741. struct atm_vcc *vcc;
  1742. struct sk_buff *skb;
  1743. unsigned short aal5_len;
  1744. int len;
  1745. u32 stat;
  1746. u32 id;
  1747. stat = readl(card->membase + STAT);
  1748. card->sbfqc = ns_stat_sfbqc_get(stat);
  1749. card->lbfqc = ns_stat_lfbqc_get(stat);
  1750. id = le32_to_cpu(rsqe->buffer_handle);
  1751. skb = idr_remove(&card->idr, id);
  1752. if (!skb) {
  1753. RXPRINTK(KERN_ERR
  1754. "nicstar%d: skb not found!\n", card->index);
  1755. return;
  1756. }
  1757. dma_sync_single_for_cpu(&card->pcidev->dev,
  1758. NS_PRV_DMA(skb),
  1759. (NS_PRV_BUFTYPE(skb) == BUF_SM
  1760. ? NS_SMSKBSIZE : NS_LGSKBSIZE),
  1761. DMA_FROM_DEVICE);
  1762. dma_unmap_single(&card->pcidev->dev,
  1763. NS_PRV_DMA(skb),
  1764. (NS_PRV_BUFTYPE(skb) == BUF_SM
  1765. ? NS_SMSKBSIZE : NS_LGSKBSIZE),
  1766. DMA_FROM_DEVICE);
  1767. vpi = ns_rsqe_vpi(rsqe);
  1768. vci = ns_rsqe_vci(rsqe);
  1769. if (vpi >= 1UL << card->vpibits || vci >= 1UL << card->vcibits) {
  1770. printk("nicstar%d: SDU received for out-of-range vc %d.%d.\n",
  1771. card->index, vpi, vci);
  1772. recycle_rx_buf(card, skb);
  1773. return;
  1774. }
  1775. vc = &(card->vcmap[vpi << card->vcibits | vci]);
  1776. if (!vc->rx) {
  1777. RXPRINTK("nicstar%d: SDU received on non-rx vc %d.%d.\n",
  1778. card->index, vpi, vci);
  1779. recycle_rx_buf(card, skb);
  1780. return;
  1781. }
  1782. vcc = vc->rx_vcc;
  1783. if (vcc->qos.aal == ATM_AAL0) {
  1784. struct sk_buff *sb;
  1785. unsigned char *cell;
  1786. int i;
  1787. cell = skb->data;
  1788. for (i = ns_rsqe_cellcount(rsqe); i; i--) {
  1789. sb = dev_alloc_skb(NS_SMSKBSIZE);
  1790. if (!sb) {
  1791. printk
  1792. ("nicstar%d: Can't allocate buffers for aal0.\n",
  1793. card->index);
  1794. atomic_add(i, &vcc->stats->rx_drop);
  1795. break;
  1796. }
  1797. if (!atm_charge(vcc, sb->truesize)) {
  1798. RXPRINTK
  1799. ("nicstar%d: atm_charge() dropped aal0 packets.\n",
  1800. card->index);
  1801. atomic_add(i - 1, &vcc->stats->rx_drop); /* already increased by 1 */
  1802. dev_kfree_skb_any(sb);
  1803. break;
  1804. }
  1805. /* Rebuild the header */
  1806. *((u32 *) sb->data) = le32_to_cpu(rsqe->word_1) << 4 |
  1807. (ns_rsqe_clp(rsqe) ? 0x00000001 : 0x00000000);
  1808. if (i == 1 && ns_rsqe_eopdu(rsqe))
  1809. *((u32 *) sb->data) |= 0x00000002;
  1810. skb_put(sb, NS_AAL0_HEADER);
  1811. memcpy(skb_tail_pointer(sb), cell, ATM_CELL_PAYLOAD);
  1812. skb_put(sb, ATM_CELL_PAYLOAD);
  1813. ATM_SKB(sb)->vcc = vcc;
  1814. __net_timestamp(sb);
  1815. vcc->push(vcc, sb);
  1816. atomic_inc(&vcc->stats->rx);
  1817. cell += ATM_CELL_PAYLOAD;
  1818. }
  1819. recycle_rx_buf(card, skb);
  1820. return;
  1821. }
  1822. /* To reach this point, the AAL layer can only be AAL5 */
  1823. if ((iovb = vc->rx_iov) == NULL) {
  1824. iovb = skb_dequeue(&(card->iovpool.queue));
  1825. if (iovb == NULL) { /* No buffers in the queue */
  1826. iovb = alloc_skb(NS_IOVBUFSIZE, GFP_ATOMIC);
  1827. if (iovb == NULL) {
  1828. printk("nicstar%d: Out of iovec buffers.\n",
  1829. card->index);
  1830. atomic_inc(&vcc->stats->rx_drop);
  1831. recycle_rx_buf(card, skb);
  1832. return;
  1833. }
  1834. NS_PRV_BUFTYPE(iovb) = BUF_NONE;
  1835. } else if (--card->iovpool.count < card->iovnr.min) {
  1836. struct sk_buff *new_iovb;
  1837. if ((new_iovb =
  1838. alloc_skb(NS_IOVBUFSIZE, GFP_ATOMIC)) != NULL) {
  1839. NS_PRV_BUFTYPE(iovb) = BUF_NONE;
  1840. skb_queue_tail(&card->iovpool.queue, new_iovb);
  1841. card->iovpool.count++;
  1842. }
  1843. }
  1844. vc->rx_iov = iovb;
  1845. NS_PRV_IOVCNT(iovb) = 0;
  1846. iovb->len = 0;
  1847. iovb->data = iovb->head;
  1848. skb_reset_tail_pointer(iovb);
  1849. /* IMPORTANT: a pointer to the sk_buff containing the small or large
  1850. buffer is stored as iovec base, NOT a pointer to the
  1851. small or large buffer itself. */
  1852. } else if (NS_PRV_IOVCNT(iovb) >= NS_MAX_IOVECS) {
  1853. printk("nicstar%d: received too big AAL5 SDU.\n", card->index);
  1854. atomic_inc(&vcc->stats->rx_err);
  1855. recycle_iovec_rx_bufs(card, (struct iovec *)iovb->data,
  1856. NS_MAX_IOVECS);
  1857. NS_PRV_IOVCNT(iovb) = 0;
  1858. iovb->len = 0;
  1859. iovb->data = iovb->head;
  1860. skb_reset_tail_pointer(iovb);
  1861. }
  1862. iov = &((struct iovec *)iovb->data)[NS_PRV_IOVCNT(iovb)++];
  1863. iov->iov_base = (void *)skb;
  1864. iov->iov_len = ns_rsqe_cellcount(rsqe) * 48;
  1865. iovb->len += iov->iov_len;
  1866. #ifdef EXTRA_DEBUG
  1867. if (NS_PRV_IOVCNT(iovb) == 1) {
  1868. if (NS_PRV_BUFTYPE(skb) != BUF_SM) {
  1869. printk
  1870. ("nicstar%d: Expected a small buffer, and this is not one.\n",
  1871. card->index);
  1872. which_list(card, skb);
  1873. atomic_inc(&vcc->stats->rx_err);
  1874. recycle_rx_buf(card, skb);
  1875. vc->rx_iov = NULL;
  1876. recycle_iov_buf(card, iovb);
  1877. return;
  1878. }
  1879. } else { /* NS_PRV_IOVCNT(iovb) >= 2 */
  1880. if (NS_PRV_BUFTYPE(skb) != BUF_LG) {
  1881. printk
  1882. ("nicstar%d: Expected a large buffer, and this is not one.\n",
  1883. card->index);
  1884. which_list(card, skb);
  1885. atomic_inc(&vcc->stats->rx_err);
  1886. recycle_iovec_rx_bufs(card, (struct iovec *)iovb->data,
  1887. NS_PRV_IOVCNT(iovb));
  1888. vc->rx_iov = NULL;
  1889. recycle_iov_buf(card, iovb);
  1890. return;
  1891. }
  1892. }
  1893. #endif /* EXTRA_DEBUG */
  1894. if (ns_rsqe_eopdu(rsqe)) {
  1895. /* This works correctly regardless of the endianness of the host */
  1896. unsigned char *L1L2 = (unsigned char *)
  1897. (skb->data + iov->iov_len - 6);
  1898. aal5_len = L1L2[0] << 8 | L1L2[1];
  1899. len = (aal5_len == 0x0000) ? 0x10000 : aal5_len;
  1900. if (ns_rsqe_crcerr(rsqe) ||
  1901. len + 8 > iovb->len || len + (47 + 8) < iovb->len) {
  1902. printk("nicstar%d: AAL5 CRC error", card->index);
  1903. if (len + 8 > iovb->len || len + (47 + 8) < iovb->len)
  1904. printk(" - PDU size mismatch.\n");
  1905. else
  1906. printk(".\n");
  1907. atomic_inc(&vcc->stats->rx_err);
  1908. recycle_iovec_rx_bufs(card, (struct iovec *)iovb->data,
  1909. NS_PRV_IOVCNT(iovb));
  1910. vc->rx_iov = NULL;
  1911. recycle_iov_buf(card, iovb);
  1912. return;
  1913. }
  1914. /* By this point we (hopefully) have a complete SDU without errors. */
  1915. if (NS_PRV_IOVCNT(iovb) == 1) { /* Just a small buffer */
  1916. /* skb points to a small buffer */
  1917. if (!atm_charge(vcc, skb->truesize)) {
  1918. push_rxbufs(card, skb);
  1919. atomic_inc(&vcc->stats->rx_drop);
  1920. } else {
  1921. skb_put(skb, len);
  1922. dequeue_sm_buf(card, skb);
  1923. ATM_SKB(skb)->vcc = vcc;
  1924. __net_timestamp(skb);
  1925. vcc->push(vcc, skb);
  1926. atomic_inc(&vcc->stats->rx);
  1927. }
  1928. } else if (NS_PRV_IOVCNT(iovb) == 2) { /* One small plus one large buffer */
  1929. struct sk_buff *sb;
  1930. sb = (struct sk_buff *)(iov - 1)->iov_base;
  1931. /* skb points to a large buffer */
  1932. if (len <= NS_SMBUFSIZE) {
  1933. if (!atm_charge(vcc, sb->truesize)) {
  1934. push_rxbufs(card, sb);
  1935. atomic_inc(&vcc->stats->rx_drop);
  1936. } else {
  1937. skb_put(sb, len);
  1938. dequeue_sm_buf(card, sb);
  1939. ATM_SKB(sb)->vcc = vcc;
  1940. __net_timestamp(sb);
  1941. vcc->push(vcc, sb);
  1942. atomic_inc(&vcc->stats->rx);
  1943. }
  1944. push_rxbufs(card, skb);
  1945. } else { /* len > NS_SMBUFSIZE, the usual case */
  1946. if (!atm_charge(vcc, skb->truesize)) {
  1947. push_rxbufs(card, skb);
  1948. atomic_inc(&vcc->stats->rx_drop);
  1949. } else {
  1950. dequeue_lg_buf(card, skb);
  1951. skb_push(skb, NS_SMBUFSIZE);
  1952. skb_copy_from_linear_data(sb, skb->data,
  1953. NS_SMBUFSIZE);
  1954. skb_put(skb, len - NS_SMBUFSIZE);
  1955. ATM_SKB(skb)->vcc = vcc;
  1956. __net_timestamp(skb);
  1957. vcc->push(vcc, skb);
  1958. atomic_inc(&vcc->stats->rx);
  1959. }
  1960. push_rxbufs(card, sb);
  1961. }
  1962. } else { /* Must push a huge buffer */
  1963. struct sk_buff *hb, *sb, *lb;
  1964. int remaining, tocopy;
  1965. int j;
  1966. hb = skb_dequeue(&(card->hbpool.queue));
  1967. if (hb == NULL) { /* No buffers in the queue */
  1968. hb = dev_alloc_skb(NS_HBUFSIZE);
  1969. if (hb == NULL) {
  1970. printk
  1971. ("nicstar%d: Out of huge buffers.\n",
  1972. card->index);
  1973. atomic_inc(&vcc->stats->rx_drop);
  1974. recycle_iovec_rx_bufs(card,
  1975. (struct iovec *)
  1976. iovb->data,
  1977. NS_PRV_IOVCNT(iovb));
  1978. vc->rx_iov = NULL;
  1979. recycle_iov_buf(card, iovb);
  1980. return;
  1981. } else if (card->hbpool.count < card->hbnr.min) {
  1982. struct sk_buff *new_hb;
  1983. if ((new_hb =
  1984. dev_alloc_skb(NS_HBUFSIZE)) !=
  1985. NULL) {
  1986. skb_queue_tail(&card->hbpool.
  1987. queue, new_hb);
  1988. card->hbpool.count++;
  1989. }
  1990. }
  1991. NS_PRV_BUFTYPE(hb) = BUF_NONE;
  1992. } else if (--card->hbpool.count < card->hbnr.min) {
  1993. struct sk_buff *new_hb;
  1994. if ((new_hb =
  1995. dev_alloc_skb(NS_HBUFSIZE)) != NULL) {
  1996. NS_PRV_BUFTYPE(new_hb) = BUF_NONE;
  1997. skb_queue_tail(&card->hbpool.queue,
  1998. new_hb);
  1999. card->hbpool.count++;
  2000. }
  2001. if (card->hbpool.count < card->hbnr.min) {
  2002. if ((new_hb =
  2003. dev_alloc_skb(NS_HBUFSIZE)) !=
  2004. NULL) {
  2005. NS_PRV_BUFTYPE(new_hb) =
  2006. BUF_NONE;
  2007. skb_queue_tail(&card->hbpool.
  2008. queue, new_hb);
  2009. card->hbpool.count++;
  2010. }
  2011. }
  2012. }
  2013. iov = (struct iovec *)iovb->data;
  2014. if (!atm_charge(vcc, hb->truesize)) {
  2015. recycle_iovec_rx_bufs(card, iov,
  2016. NS_PRV_IOVCNT(iovb));
  2017. if (card->hbpool.count < card->hbnr.max) {
  2018. skb_queue_tail(&card->hbpool.queue, hb);
  2019. card->hbpool.count++;
  2020. } else
  2021. dev_kfree_skb_any(hb);
  2022. atomic_inc(&vcc->stats->rx_drop);
  2023. } else {
  2024. /* Copy the small buffer to the huge buffer */
  2025. sb = (struct sk_buff *)iov->iov_base;
  2026. skb_copy_from_linear_data(sb, hb->data,
  2027. iov->iov_len);
  2028. skb_put(hb, iov->iov_len);
  2029. remaining = len - iov->iov_len;
  2030. iov++;
  2031. /* Free the small buffer */
  2032. push_rxbufs(card, sb);
  2033. /* Copy all large buffers to the huge buffer and free them */
  2034. for (j = 1; j < NS_PRV_IOVCNT(iovb); j++) {
  2035. lb = (struct sk_buff *)iov->iov_base;
  2036. tocopy =
  2037. min_t(int, remaining, iov->iov_len);
  2038. skb_copy_from_linear_data(lb,
  2039. skb_tail_pointer
  2040. (hb), tocopy);
  2041. skb_put(hb, tocopy);
  2042. iov++;
  2043. remaining -= tocopy;
  2044. push_rxbufs(card, lb);
  2045. }
  2046. #ifdef EXTRA_DEBUG
  2047. if (remaining != 0 || hb->len != len)
  2048. printk
  2049. ("nicstar%d: Huge buffer len mismatch.\n",
  2050. card->index);
  2051. #endif /* EXTRA_DEBUG */
  2052. ATM_SKB(hb)->vcc = vcc;
  2053. __net_timestamp(hb);
  2054. vcc->push(vcc, hb);
  2055. atomic_inc(&vcc->stats->rx);
  2056. }
  2057. }
  2058. vc->rx_iov = NULL;
  2059. recycle_iov_buf(card, iovb);
  2060. }
  2061. }
  2062. static void recycle_rx_buf(ns_dev * card, struct sk_buff *skb)
  2063. {
  2064. if (unlikely(NS_PRV_BUFTYPE(skb) == BUF_NONE)) {
  2065. printk("nicstar%d: What kind of rx buffer is this?\n",
  2066. card->index);
  2067. dev_kfree_skb_any(skb);
  2068. } else
  2069. push_rxbufs(card, skb);
  2070. }
  2071. static void recycle_iovec_rx_bufs(ns_dev * card, struct iovec *iov, int count)
  2072. {
  2073. while (count-- > 0)
  2074. recycle_rx_buf(card, (struct sk_buff *)(iov++)->iov_base);
  2075. }
  2076. static void recycle_iov_buf(ns_dev * card, struct sk_buff *iovb)
  2077. {
  2078. if (card->iovpool.count < card->iovnr.max) {
  2079. skb_queue_tail(&card->iovpool.queue, iovb);
  2080. card->iovpool.count++;
  2081. } else
  2082. dev_kfree_skb_any(iovb);
  2083. }
  2084. static void dequeue_sm_buf(ns_dev * card, struct sk_buff *sb)
  2085. {
  2086. skb_unlink(sb, &card->sbpool.queue);
  2087. if (card->sbfqc < card->sbnr.init) {
  2088. struct sk_buff *new_sb;
  2089. if ((new_sb = dev_alloc_skb(NS_SMSKBSIZE)) != NULL) {
  2090. NS_PRV_BUFTYPE(new_sb) = BUF_SM;
  2091. skb_queue_tail(&card->sbpool.queue, new_sb);
  2092. skb_reserve(new_sb, NS_AAL0_HEADER);
  2093. push_rxbufs(card, new_sb);
  2094. }
  2095. }
  2096. if (card->sbfqc < card->sbnr.init)
  2097. {
  2098. struct sk_buff *new_sb;
  2099. if ((new_sb = dev_alloc_skb(NS_SMSKBSIZE)) != NULL) {
  2100. NS_PRV_BUFTYPE(new_sb) = BUF_SM;
  2101. skb_queue_tail(&card->sbpool.queue, new_sb);
  2102. skb_reserve(new_sb, NS_AAL0_HEADER);
  2103. push_rxbufs(card, new_sb);
  2104. }
  2105. }
  2106. }
  2107. static void dequeue_lg_buf(ns_dev * card, struct sk_buff *lb)
  2108. {
  2109. skb_unlink(lb, &card->lbpool.queue);
  2110. if (card->lbfqc < card->lbnr.init) {
  2111. struct sk_buff *new_lb;
  2112. if ((new_lb = dev_alloc_skb(NS_LGSKBSIZE)) != NULL) {
  2113. NS_PRV_BUFTYPE(new_lb) = BUF_LG;
  2114. skb_queue_tail(&card->lbpool.queue, new_lb);
  2115. skb_reserve(new_lb, NS_SMBUFSIZE);
  2116. push_rxbufs(card, new_lb);
  2117. }
  2118. }
  2119. if (card->lbfqc < card->lbnr.init)
  2120. {
  2121. struct sk_buff *new_lb;
  2122. if ((new_lb = dev_alloc_skb(NS_LGSKBSIZE)) != NULL) {
  2123. NS_PRV_BUFTYPE(new_lb) = BUF_LG;
  2124. skb_queue_tail(&card->lbpool.queue, new_lb);
  2125. skb_reserve(new_lb, NS_SMBUFSIZE);
  2126. push_rxbufs(card, new_lb);
  2127. }
  2128. }
  2129. }
  2130. static int ns_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2131. {
  2132. u32 stat;
  2133. ns_dev *card;
  2134. int left;
  2135. left = (int)*pos;
  2136. card = (ns_dev *) dev->dev_data;
  2137. stat = readl(card->membase + STAT);
  2138. if (!left--)
  2139. return sprintf(page, "Pool count min init max \n");
  2140. if (!left--)
  2141. return sprintf(page, "Small %5d %5d %5d %5d \n",
  2142. ns_stat_sfbqc_get(stat), card->sbnr.min,
  2143. card->sbnr.init, card->sbnr.max);
  2144. if (!left--)
  2145. return sprintf(page, "Large %5d %5d %5d %5d \n",
  2146. ns_stat_lfbqc_get(stat), card->lbnr.min,
  2147. card->lbnr.init, card->lbnr.max);
  2148. if (!left--)
  2149. return sprintf(page, "Huge %5d %5d %5d %5d \n",
  2150. card->hbpool.count, card->hbnr.min,
  2151. card->hbnr.init, card->hbnr.max);
  2152. if (!left--)
  2153. return sprintf(page, "Iovec %5d %5d %5d %5d \n",
  2154. card->iovpool.count, card->iovnr.min,
  2155. card->iovnr.init, card->iovnr.max);
  2156. if (!left--) {
  2157. int retval;
  2158. retval =
  2159. sprintf(page, "Interrupt counter: %u \n", card->intcnt);
  2160. card->intcnt = 0;
  2161. return retval;
  2162. }
  2163. #if 0
  2164. /* Dump 25.6 Mbps PHY registers */
  2165. /* Now there's a 25.6 Mbps PHY driver this code isn't needed. I left it
  2166. here just in case it's needed for debugging. */
  2167. if (card->max_pcr == ATM_25_PCR && !left--) {
  2168. u32 phy_regs[4];
  2169. u32 i;
  2170. for (i = 0; i < 4; i++) {
  2171. while (CMD_BUSY(card)) ;
  2172. writel(NS_CMD_READ_UTILITY | 0x00000200 | i,
  2173. card->membase + CMD);
  2174. while (CMD_BUSY(card)) ;
  2175. phy_regs[i] = readl(card->membase + DR0) & 0x000000FF;
  2176. }
  2177. return sprintf(page, "PHY regs: 0x%02X 0x%02X 0x%02X 0x%02X \n",
  2178. phy_regs[0], phy_regs[1], phy_regs[2],
  2179. phy_regs[3]);
  2180. }
  2181. #endif /* 0 - Dump 25.6 Mbps PHY registers */
  2182. #if 0
  2183. /* Dump TST */
  2184. if (left-- < NS_TST_NUM_ENTRIES) {
  2185. if (card->tste2vc[left + 1] == NULL)
  2186. return sprintf(page, "%5d - VBR/UBR \n", left + 1);
  2187. else
  2188. return sprintf(page, "%5d - %d %d \n", left + 1,
  2189. card->tste2vc[left + 1]->tx_vcc->vpi,
  2190. card->tste2vc[left + 1]->tx_vcc->vci);
  2191. }
  2192. #endif /* 0 */
  2193. return 0;
  2194. }
  2195. static int ns_ioctl(struct atm_dev *dev, unsigned int cmd, void __user * arg)
  2196. {
  2197. ns_dev *card;
  2198. pool_levels pl;
  2199. long btype;
  2200. unsigned long flags;
  2201. card = dev->dev_data;
  2202. switch (cmd) {
  2203. case NS_GETPSTAT:
  2204. if (get_user
  2205. (pl.buftype, &((pool_levels __user *) arg)->buftype))
  2206. return -EFAULT;
  2207. switch (pl.buftype) {
  2208. case NS_BUFTYPE_SMALL:
  2209. pl.count =
  2210. ns_stat_sfbqc_get(readl(card->membase + STAT));
  2211. pl.level.min = card->sbnr.min;
  2212. pl.level.init = card->sbnr.init;
  2213. pl.level.max = card->sbnr.max;
  2214. break;
  2215. case NS_BUFTYPE_LARGE:
  2216. pl.count =
  2217. ns_stat_lfbqc_get(readl(card->membase + STAT));
  2218. pl.level.min = card->lbnr.min;
  2219. pl.level.init = card->lbnr.init;
  2220. pl.level.max = card->lbnr.max;
  2221. break;
  2222. case NS_BUFTYPE_HUGE:
  2223. pl.count = card->hbpool.count;
  2224. pl.level.min = card->hbnr.min;
  2225. pl.level.init = card->hbnr.init;
  2226. pl.level.max = card->hbnr.max;
  2227. break;
  2228. case NS_BUFTYPE_IOVEC:
  2229. pl.count = card->iovpool.count;
  2230. pl.level.min = card->iovnr.min;
  2231. pl.level.init = card->iovnr.init;
  2232. pl.level.max = card->iovnr.max;
  2233. break;
  2234. default:
  2235. return -ENOIOCTLCMD;
  2236. }
  2237. if (!copy_to_user((pool_levels __user *) arg, &pl, sizeof(pl)))
  2238. return (sizeof(pl));
  2239. else
  2240. return -EFAULT;
  2241. case NS_SETBUFLEV:
  2242. if (!capable(CAP_NET_ADMIN))
  2243. return -EPERM;
  2244. if (copy_from_user(&pl, (pool_levels __user *) arg, sizeof(pl)))
  2245. return -EFAULT;
  2246. if (pl.level.min >= pl.level.init
  2247. || pl.level.init >= pl.level.max)
  2248. return -EINVAL;
  2249. if (pl.level.min == 0)
  2250. return -EINVAL;
  2251. switch (pl.buftype) {
  2252. case NS_BUFTYPE_SMALL:
  2253. if (pl.level.max > TOP_SB)
  2254. return -EINVAL;
  2255. card->sbnr.min = pl.level.min;
  2256. card->sbnr.init = pl.level.init;
  2257. card->sbnr.max = pl.level.max;
  2258. break;
  2259. case NS_BUFTYPE_LARGE:
  2260. if (pl.level.max > TOP_LB)
  2261. return -EINVAL;
  2262. card->lbnr.min = pl.level.min;
  2263. card->lbnr.init = pl.level.init;
  2264. card->lbnr.max = pl.level.max;
  2265. break;
  2266. case NS_BUFTYPE_HUGE:
  2267. if (pl.level.max > TOP_HB)
  2268. return -EINVAL;
  2269. card->hbnr.min = pl.level.min;
  2270. card->hbnr.init = pl.level.init;
  2271. card->hbnr.max = pl.level.max;
  2272. break;
  2273. case NS_BUFTYPE_IOVEC:
  2274. if (pl.level.max > TOP_IOVB)
  2275. return -EINVAL;
  2276. card->iovnr.min = pl.level.min;
  2277. card->iovnr.init = pl.level.init;
  2278. card->iovnr.max = pl.level.max;
  2279. break;
  2280. default:
  2281. return -EINVAL;
  2282. }
  2283. return 0;
  2284. case NS_ADJBUFLEV:
  2285. if (!capable(CAP_NET_ADMIN))
  2286. return -EPERM;
  2287. btype = (long)arg; /* a long is the same size as a pointer or bigger */
  2288. switch (btype) {
  2289. case NS_BUFTYPE_SMALL:
  2290. while (card->sbfqc < card->sbnr.init) {
  2291. struct sk_buff *sb;
  2292. sb = __dev_alloc_skb(NS_SMSKBSIZE, GFP_KERNEL);
  2293. if (sb == NULL)
  2294. return -ENOMEM;
  2295. NS_PRV_BUFTYPE(sb) = BUF_SM;
  2296. skb_queue_tail(&card->sbpool.queue, sb);
  2297. skb_reserve(sb, NS_AAL0_HEADER);
  2298. push_rxbufs(card, sb);
  2299. }
  2300. break;
  2301. case NS_BUFTYPE_LARGE:
  2302. while (card->lbfqc < card->lbnr.init) {
  2303. struct sk_buff *lb;
  2304. lb = __dev_alloc_skb(NS_LGSKBSIZE, GFP_KERNEL);
  2305. if (lb == NULL)
  2306. return -ENOMEM;
  2307. NS_PRV_BUFTYPE(lb) = BUF_LG;
  2308. skb_queue_tail(&card->lbpool.queue, lb);
  2309. skb_reserve(lb, NS_SMBUFSIZE);
  2310. push_rxbufs(card, lb);
  2311. }
  2312. break;
  2313. case NS_BUFTYPE_HUGE:
  2314. while (card->hbpool.count > card->hbnr.init) {
  2315. struct sk_buff *hb;
  2316. spin_lock_irqsave(&card->int_lock, flags);
  2317. hb = skb_dequeue(&card->hbpool.queue);
  2318. card->hbpool.count--;
  2319. spin_unlock_irqrestore(&card->int_lock, flags);
  2320. if (hb == NULL)
  2321. printk
  2322. ("nicstar%d: huge buffer count inconsistent.\n",
  2323. card->index);
  2324. else
  2325. dev_kfree_skb_any(hb);
  2326. }
  2327. while (card->hbpool.count < card->hbnr.init) {
  2328. struct sk_buff *hb;
  2329. hb = __dev_alloc_skb(NS_HBUFSIZE, GFP_KERNEL);
  2330. if (hb == NULL)
  2331. return -ENOMEM;
  2332. NS_PRV_BUFTYPE(hb) = BUF_NONE;
  2333. spin_lock_irqsave(&card->int_lock, flags);
  2334. skb_queue_tail(&card->hbpool.queue, hb);
  2335. card->hbpool.count++;
  2336. spin_unlock_irqrestore(&card->int_lock, flags);
  2337. }
  2338. break;
  2339. case NS_BUFTYPE_IOVEC:
  2340. while (card->iovpool.count > card->iovnr.init) {
  2341. struct sk_buff *iovb;
  2342. spin_lock_irqsave(&card->int_lock, flags);
  2343. iovb = skb_dequeue(&card->iovpool.queue);
  2344. card->iovpool.count--;
  2345. spin_unlock_irqrestore(&card->int_lock, flags);
  2346. if (iovb == NULL)
  2347. printk
  2348. ("nicstar%d: iovec buffer count inconsistent.\n",
  2349. card->index);
  2350. else
  2351. dev_kfree_skb_any(iovb);
  2352. }
  2353. while (card->iovpool.count < card->iovnr.init) {
  2354. struct sk_buff *iovb;
  2355. iovb = alloc_skb(NS_IOVBUFSIZE, GFP_KERNEL);
  2356. if (iovb == NULL)
  2357. return -ENOMEM;
  2358. NS_PRV_BUFTYPE(iovb) = BUF_NONE;
  2359. spin_lock_irqsave(&card->int_lock, flags);
  2360. skb_queue_tail(&card->iovpool.queue, iovb);
  2361. card->iovpool.count++;
  2362. spin_unlock_irqrestore(&card->int_lock, flags);
  2363. }
  2364. break;
  2365. default:
  2366. return -EINVAL;
  2367. }
  2368. return 0;
  2369. default:
  2370. if (dev->phy && dev->phy->ioctl) {
  2371. return dev->phy->ioctl(dev, cmd, arg);
  2372. } else {
  2373. printk("nicstar%d: %s == NULL \n", card->index,
  2374. dev->phy ? "dev->phy->ioctl" : "dev->phy");
  2375. return -ENOIOCTLCMD;
  2376. }
  2377. }
  2378. }
  2379. #ifdef EXTRA_DEBUG
  2380. static void which_list(ns_dev * card, struct sk_buff *skb)
  2381. {
  2382. printk("skb buf_type: 0x%08x\n", NS_PRV_BUFTYPE(skb));
  2383. }
  2384. #endif /* EXTRA_DEBUG */
  2385. static void ns_poll(struct timer_list *unused)
  2386. {
  2387. int i;
  2388. ns_dev *card;
  2389. unsigned long flags;
  2390. u32 stat_r, stat_w;
  2391. PRINTK("nicstar: Entering ns_poll().\n");
  2392. for (i = 0; i < num_cards; i++) {
  2393. card = cards[i];
  2394. if (!spin_trylock_irqsave(&card->int_lock, flags)) {
  2395. /* Probably it isn't worth spinning */
  2396. continue;
  2397. }
  2398. stat_w = 0;
  2399. stat_r = readl(card->membase + STAT);
  2400. if (stat_r & NS_STAT_TSIF)
  2401. stat_w |= NS_STAT_TSIF;
  2402. if (stat_r & NS_STAT_EOPDU)
  2403. stat_w |= NS_STAT_EOPDU;
  2404. process_tsq(card);
  2405. process_rsq(card);
  2406. writel(stat_w, card->membase + STAT);
  2407. spin_unlock_irqrestore(&card->int_lock, flags);
  2408. }
  2409. mod_timer(&ns_timer, jiffies + NS_POLL_PERIOD);
  2410. PRINTK("nicstar: Leaving ns_poll().\n");
  2411. }
  2412. static void ns_phy_put(struct atm_dev *dev, unsigned char value,
  2413. unsigned long addr)
  2414. {
  2415. ns_dev *card;
  2416. unsigned long flags;
  2417. card = dev->dev_data;
  2418. spin_lock_irqsave(&card->res_lock, flags);
  2419. while (CMD_BUSY(card)) ;
  2420. writel((u32) value, card->membase + DR0);
  2421. writel(NS_CMD_WRITE_UTILITY | 0x00000200 | (addr & 0x000000FF),
  2422. card->membase + CMD);
  2423. spin_unlock_irqrestore(&card->res_lock, flags);
  2424. }
  2425. static unsigned char ns_phy_get(struct atm_dev *dev, unsigned long addr)
  2426. {
  2427. ns_dev *card;
  2428. unsigned long flags;
  2429. u32 data;
  2430. card = dev->dev_data;
  2431. spin_lock_irqsave(&card->res_lock, flags);
  2432. while (CMD_BUSY(card)) ;
  2433. writel(NS_CMD_READ_UTILITY | 0x00000200 | (addr & 0x000000FF),
  2434. card->membase + CMD);
  2435. while (CMD_BUSY(card)) ;
  2436. data = readl(card->membase + DR0) & 0x000000FF;
  2437. spin_unlock_irqrestore(&card->res_lock, flags);
  2438. return (unsigned char)data;
  2439. }
  2440. module_init(nicstar_init);
  2441. module_exit(nicstar_cleanup);