pata_cs5530.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * pata-cs5530.c - CS5530 PATA for new ATA layer
  4. * (C) 2005 Red Hat Inc
  5. *
  6. * based upon cs5530.c by Mark Lord.
  7. *
  8. * Loosely based on the piix & svwks drivers.
  9. *
  10. * Documentation:
  11. * Available from AMD web site.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/blkdev.h>
  17. #include <linux/delay.h>
  18. #include <scsi/scsi_host.h>
  19. #include <linux/libata.h>
  20. #include <linux/dmi.h>
  21. #define DRV_NAME "pata_cs5530"
  22. #define DRV_VERSION "0.7.4"
  23. static void __iomem *cs5530_port_base(struct ata_port *ap)
  24. {
  25. unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
  26. return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
  27. }
  28. /**
  29. * cs5530_set_piomode - PIO setup
  30. * @ap: ATA interface
  31. * @adev: device on the interface
  32. *
  33. * Set our PIO requirements. This is fairly simple on the CS5530
  34. * chips.
  35. */
  36. static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
  37. {
  38. static const unsigned int cs5530_pio_timings[2][5] = {
  39. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  40. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  41. };
  42. void __iomem *base = cs5530_port_base(ap);
  43. u32 tuning;
  44. int format;
  45. /* Find out which table to use */
  46. tuning = ioread32(base + 0x04);
  47. format = (tuning & 0x80000000UL) ? 1 : 0;
  48. /* Now load the right timing register */
  49. if (adev->devno)
  50. base += 0x08;
  51. iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
  52. }
  53. /**
  54. * cs5530_set_dmamode - DMA timing setup
  55. * @ap: ATA interface
  56. * @adev: Device being configured
  57. *
  58. * We cannot mix MWDMA and UDMA without reloading timings each switch
  59. * master to slave. We track the last DMA setup in order to minimise
  60. * reloads.
  61. */
  62. static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  63. {
  64. void __iomem *base = cs5530_port_base(ap);
  65. u32 tuning, timing = 0;
  66. u8 reg;
  67. /* Find out which table to use */
  68. tuning = ioread32(base + 0x04);
  69. switch(adev->dma_mode) {
  70. case XFER_UDMA_0:
  71. timing = 0x00921250;break;
  72. case XFER_UDMA_1:
  73. timing = 0x00911140;break;
  74. case XFER_UDMA_2:
  75. timing = 0x00911030;break;
  76. case XFER_MW_DMA_0:
  77. timing = 0x00077771;break;
  78. case XFER_MW_DMA_1:
  79. timing = 0x00012121;break;
  80. case XFER_MW_DMA_2:
  81. timing = 0x00002020;break;
  82. default:
  83. BUG();
  84. }
  85. /* Merge in the PIO format bit */
  86. timing |= (tuning & 0x80000000UL);
  87. if (adev->devno == 0) /* Master */
  88. iowrite32(timing, base + 0x04);
  89. else {
  90. if (timing & 0x00100000)
  91. tuning |= 0x00100000; /* UDMA for both */
  92. else
  93. tuning &= ~0x00100000; /* MWDMA for both */
  94. iowrite32(tuning, base + 0x04);
  95. iowrite32(timing, base + 0x0C);
  96. }
  97. /* Set the DMA capable bit in the BMDMA area */
  98. reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  99. reg |= (1 << (5 + adev->devno));
  100. iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  101. /* Remember the last DMA setup we did */
  102. ap->private_data = adev;
  103. }
  104. /**
  105. * cs5530_qc_issue - command issue
  106. * @qc: command pending
  107. *
  108. * Called when the libata layer is about to issue a command. We wrap
  109. * this interface so that we can load the correct ATA timings if
  110. * necessary. Specifically we have a problem that there is only
  111. * one MWDMA/UDMA bit.
  112. */
  113. static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
  114. {
  115. struct ata_port *ap = qc->ap;
  116. struct ata_device *adev = qc->dev;
  117. struct ata_device *prev = ap->private_data;
  118. /* See if the DMA settings could be wrong */
  119. if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
  120. /* Maybe, but do the channels match MWDMA/UDMA ? */
  121. if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
  122. (ata_using_udma(prev) && !ata_using_udma(adev)))
  123. /* Switch the mode bits */
  124. cs5530_set_dmamode(ap, adev);
  125. }
  126. return ata_bmdma_qc_issue(qc);
  127. }
  128. static struct scsi_host_template cs5530_sht = {
  129. ATA_BASE_SHT(DRV_NAME),
  130. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  131. .dma_boundary = ATA_DMA_BOUNDARY,
  132. };
  133. static struct ata_port_operations cs5530_port_ops = {
  134. .inherits = &ata_bmdma_port_ops,
  135. .qc_prep = ata_bmdma_dumb_qc_prep,
  136. .qc_issue = cs5530_qc_issue,
  137. .cable_detect = ata_cable_40wire,
  138. .set_piomode = cs5530_set_piomode,
  139. .set_dmamode = cs5530_set_dmamode,
  140. };
  141. static const struct dmi_system_id palmax_dmi_table[] = {
  142. {
  143. .ident = "Palmax PD1100",
  144. .matches = {
  145. DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
  146. DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
  147. },
  148. },
  149. { }
  150. };
  151. static int cs5530_is_palmax(void)
  152. {
  153. if (dmi_check_system(palmax_dmi_table)) {
  154. printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
  155. return 1;
  156. }
  157. return 0;
  158. }
  159. /**
  160. * cs5530_init_chip - Chipset init
  161. *
  162. * Perform the chip initialisation work that is shared between both
  163. * setup and resume paths
  164. */
  165. static int cs5530_init_chip(void)
  166. {
  167. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
  168. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  169. switch (dev->device) {
  170. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  171. master_0 = pci_dev_get(dev);
  172. break;
  173. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  174. cs5530_0 = pci_dev_get(dev);
  175. break;
  176. }
  177. }
  178. if (!master_0) {
  179. printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
  180. goto fail_put;
  181. }
  182. if (!cs5530_0) {
  183. printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
  184. goto fail_put;
  185. }
  186. pci_set_master(cs5530_0);
  187. pci_try_set_mwi(cs5530_0);
  188. /*
  189. * Set PCI CacheLineSize to 16-bytes:
  190. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  191. *
  192. * Note: This value is constant because the 5530 is only a Geode companion
  193. */
  194. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  195. /*
  196. * Disable trapping of UDMA register accesses (Win98 hack):
  197. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  198. */
  199. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  200. /*
  201. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  202. * The other settings are what is necessary to get the register
  203. * into a sane state for IDE DMA operation.
  204. */
  205. pci_write_config_byte(master_0, 0x40, 0x1e);
  206. /*
  207. * Set max PCI burst size (16-bytes seems to work best):
  208. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  209. * all others: clear bit-1 at 0x41, and do:
  210. * 128bytes: OR 0x00 at 0x41
  211. * 256bytes: OR 0x04 at 0x41
  212. * 512bytes: OR 0x08 at 0x41
  213. * 1024bytes: OR 0x0c at 0x41
  214. */
  215. pci_write_config_byte(master_0, 0x41, 0x14);
  216. /*
  217. * These settings are necessary to get the chip
  218. * into a sane state for IDE DMA operation.
  219. */
  220. pci_write_config_byte(master_0, 0x42, 0x00);
  221. pci_write_config_byte(master_0, 0x43, 0xc1);
  222. pci_dev_put(master_0);
  223. pci_dev_put(cs5530_0);
  224. return 0;
  225. fail_put:
  226. pci_dev_put(master_0);
  227. pci_dev_put(cs5530_0);
  228. return -ENODEV;
  229. }
  230. /**
  231. * cs5530_init_one - Initialise a CS5530
  232. * @pdev: PCI device
  233. * @id: Entry in match table
  234. *
  235. * Install a driver for the newly found CS5530 companion chip. Most of
  236. * this is just housekeeping. We have to set the chip up correctly and
  237. * turn off various bits of emulation magic.
  238. */
  239. static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  240. {
  241. static const struct ata_port_info info = {
  242. .flags = ATA_FLAG_SLAVE_POSS,
  243. .pio_mask = ATA_PIO4,
  244. .mwdma_mask = ATA_MWDMA2,
  245. .udma_mask = ATA_UDMA2,
  246. .port_ops = &cs5530_port_ops
  247. };
  248. /* The docking connector doesn't do UDMA, and it seems not MWDMA */
  249. static const struct ata_port_info info_palmax_secondary = {
  250. .flags = ATA_FLAG_SLAVE_POSS,
  251. .pio_mask = ATA_PIO4,
  252. .port_ops = &cs5530_port_ops
  253. };
  254. const struct ata_port_info *ppi[] = { &info, NULL };
  255. int rc;
  256. rc = pcim_enable_device(pdev);
  257. if (rc)
  258. return rc;
  259. /* Chip initialisation */
  260. if (cs5530_init_chip())
  261. return -ENODEV;
  262. if (cs5530_is_palmax())
  263. ppi[1] = &info_palmax_secondary;
  264. /* Now kick off ATA set up */
  265. return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
  266. }
  267. #ifdef CONFIG_PM_SLEEP
  268. static int cs5530_reinit_one(struct pci_dev *pdev)
  269. {
  270. struct ata_host *host = pci_get_drvdata(pdev);
  271. int rc;
  272. rc = ata_pci_device_do_resume(pdev);
  273. if (rc)
  274. return rc;
  275. /* If we fail on resume we are doomed */
  276. if (cs5530_init_chip())
  277. return -EIO;
  278. ata_host_resume(host);
  279. return 0;
  280. }
  281. #endif /* CONFIG_PM_SLEEP */
  282. static const struct pci_device_id cs5530[] = {
  283. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
  284. { },
  285. };
  286. static struct pci_driver cs5530_pci_driver = {
  287. .name = DRV_NAME,
  288. .id_table = cs5530,
  289. .probe = cs5530_init_one,
  290. .remove = ata_pci_remove_one,
  291. #ifdef CONFIG_PM_SLEEP
  292. .suspend = ata_pci_device_suspend,
  293. .resume = cs5530_reinit_one,
  294. #endif
  295. };
  296. module_pci_driver(cs5530_pci_driver);
  297. MODULE_AUTHOR("Alan Cox");
  298. MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
  299. MODULE_LICENSE("GPL");
  300. MODULE_DEVICE_TABLE(pci, cs5530);
  301. MODULE_VERSION(DRV_VERSION);