acard-ahci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * acard-ahci.c - ACard AHCI SATA support
  4. *
  5. * Maintained by: Tejun Heo <[email protected]>
  6. * Please ALWAYS copy [email protected]
  7. * on emails.
  8. *
  9. * Copyright 2010 Red Hat, Inc.
  10. *
  11. * libata documentation is available via 'make {ps|pdf}docs',
  12. * as Documentation/driver-api/libata.rst
  13. *
  14. * AHCI hardware documentation:
  15. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  16. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/device.h>
  26. #include <linux/dmi.h>
  27. #include <linux/gfp.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #include "ahci.h"
  32. #define DRV_NAME "acard-ahci"
  33. #define DRV_VERSION "1.0"
  34. /*
  35. Received FIS structure limited to 80h.
  36. */
  37. #define ACARD_AHCI_RX_FIS_SZ 128
  38. enum {
  39. AHCI_PCI_BAR = 5,
  40. };
  41. enum board_ids {
  42. board_acard_ahci,
  43. };
  44. struct acard_sg {
  45. __le32 addr;
  46. __le32 addr_hi;
  47. __le32 reserved;
  48. __le32 size; /* bit 31 (EOT) max==0x10000 (64k) */
  49. };
  50. static enum ata_completion_errors acard_ahci_qc_prep(struct ata_queued_cmd *qc);
  51. static bool acard_ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
  52. static int acard_ahci_port_start(struct ata_port *ap);
  53. static int acard_ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  54. #ifdef CONFIG_PM_SLEEP
  55. static int acard_ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  56. static int acard_ahci_pci_device_resume(struct pci_dev *pdev);
  57. #endif
  58. static struct scsi_host_template acard_ahci_sht = {
  59. AHCI_SHT("acard-ahci"),
  60. };
  61. static struct ata_port_operations acard_ops = {
  62. .inherits = &ahci_ops,
  63. .qc_prep = acard_ahci_qc_prep,
  64. .qc_fill_rtf = acard_ahci_qc_fill_rtf,
  65. .port_start = acard_ahci_port_start,
  66. };
  67. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  68. static const struct ata_port_info acard_ahci_port_info[] = {
  69. [board_acard_ahci] =
  70. {
  71. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
  72. .flags = AHCI_FLAG_COMMON,
  73. .pio_mask = ATA_PIO4,
  74. .udma_mask = ATA_UDMA6,
  75. .port_ops = &acard_ops,
  76. },
  77. };
  78. static const struct pci_device_id acard_ahci_pci_tbl[] = {
  79. /* ACard */
  80. { PCI_VDEVICE(ARTOP, 0x000d), board_acard_ahci }, /* ATP8620 */
  81. { } /* terminate list */
  82. };
  83. static struct pci_driver acard_ahci_pci_driver = {
  84. .name = DRV_NAME,
  85. .id_table = acard_ahci_pci_tbl,
  86. .probe = acard_ahci_init_one,
  87. .remove = ata_pci_remove_one,
  88. #ifdef CONFIG_PM_SLEEP
  89. .suspend = acard_ahci_pci_device_suspend,
  90. .resume = acard_ahci_pci_device_resume,
  91. #endif
  92. };
  93. #ifdef CONFIG_PM_SLEEP
  94. static int acard_ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  95. {
  96. struct ata_host *host = pci_get_drvdata(pdev);
  97. struct ahci_host_priv *hpriv = host->private_data;
  98. void __iomem *mmio = hpriv->mmio;
  99. u32 ctl;
  100. if (mesg.event & PM_EVENT_SUSPEND &&
  101. hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
  102. dev_err(&pdev->dev,
  103. "BIOS update required for suspend/resume\n");
  104. return -EIO;
  105. }
  106. if (mesg.event & PM_EVENT_SLEEP) {
  107. /* AHCI spec rev1.1 section 8.3.3:
  108. * Software must disable interrupts prior to requesting a
  109. * transition of the HBA to D3 state.
  110. */
  111. ctl = readl(mmio + HOST_CTL);
  112. ctl &= ~HOST_IRQ_EN;
  113. writel(ctl, mmio + HOST_CTL);
  114. readl(mmio + HOST_CTL); /* flush */
  115. }
  116. return ata_pci_device_suspend(pdev, mesg);
  117. }
  118. static int acard_ahci_pci_device_resume(struct pci_dev *pdev)
  119. {
  120. struct ata_host *host = pci_get_drvdata(pdev);
  121. int rc;
  122. rc = ata_pci_device_do_resume(pdev);
  123. if (rc)
  124. return rc;
  125. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  126. rc = ahci_reset_controller(host);
  127. if (rc)
  128. return rc;
  129. ahci_init_controller(host);
  130. }
  131. ata_host_resume(host);
  132. return 0;
  133. }
  134. #endif
  135. static void acard_ahci_pci_print_info(struct ata_host *host)
  136. {
  137. struct pci_dev *pdev = to_pci_dev(host->dev);
  138. u16 cc;
  139. const char *scc_s;
  140. pci_read_config_word(pdev, 0x0a, &cc);
  141. if (cc == PCI_CLASS_STORAGE_IDE)
  142. scc_s = "IDE";
  143. else if (cc == PCI_CLASS_STORAGE_SATA)
  144. scc_s = "SATA";
  145. else if (cc == PCI_CLASS_STORAGE_RAID)
  146. scc_s = "RAID";
  147. else
  148. scc_s = "unknown";
  149. ahci_print_info(host, scc_s);
  150. }
  151. static unsigned int acard_ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  152. {
  153. struct scatterlist *sg;
  154. struct acard_sg *acard_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  155. unsigned int si, last_si = 0;
  156. /*
  157. * Next, the S/G list.
  158. */
  159. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  160. dma_addr_t addr = sg_dma_address(sg);
  161. u32 sg_len = sg_dma_len(sg);
  162. /*
  163. * ACard note:
  164. * We must set an end-of-table (EOT) bit,
  165. * and the segment cannot exceed 64k (0x10000)
  166. */
  167. acard_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
  168. acard_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
  169. acard_sg[si].size = cpu_to_le32(sg_len);
  170. last_si = si;
  171. }
  172. acard_sg[last_si].size |= cpu_to_le32(1 << 31); /* set EOT */
  173. return si;
  174. }
  175. static enum ata_completion_errors acard_ahci_qc_prep(struct ata_queued_cmd *qc)
  176. {
  177. struct ata_port *ap = qc->ap;
  178. struct ahci_port_priv *pp = ap->private_data;
  179. int is_atapi = ata_is_atapi(qc->tf.protocol);
  180. void *cmd_tbl;
  181. u32 opts;
  182. const u32 cmd_fis_len = 5; /* five dwords */
  183. /*
  184. * Fill in command table information. First, the header,
  185. * a SATA Register - Host to Device command FIS.
  186. */
  187. cmd_tbl = pp->cmd_tbl + qc->hw_tag * AHCI_CMD_TBL_SZ;
  188. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  189. if (is_atapi) {
  190. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  191. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  192. }
  193. if (qc->flags & ATA_QCFLAG_DMAMAP)
  194. acard_ahci_fill_sg(qc, cmd_tbl);
  195. /*
  196. * Fill in command slot information.
  197. *
  198. * ACard note: prd table length not filled in
  199. */
  200. opts = cmd_fis_len | (qc->dev->link->pmp << 12);
  201. if (qc->tf.flags & ATA_TFLAG_WRITE)
  202. opts |= AHCI_CMD_WRITE;
  203. if (is_atapi)
  204. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  205. ahci_fill_cmd_slot(pp, qc->hw_tag, opts);
  206. return AC_ERR_OK;
  207. }
  208. static bool acard_ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
  209. {
  210. struct ahci_port_priv *pp = qc->ap->private_data;
  211. u8 *rx_fis = pp->rx_fis;
  212. if (pp->fbs_enabled)
  213. rx_fis += qc->dev->link->pmp * ACARD_AHCI_RX_FIS_SZ;
  214. /*
  215. * After a successful execution of an ATA PIO data-in command,
  216. * the device doesn't send D2H Reg FIS to update the TF and
  217. * the host should take TF and E_Status from the preceding PIO
  218. * Setup FIS.
  219. */
  220. if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
  221. !(qc->flags & ATA_QCFLAG_FAILED)) {
  222. ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
  223. qc->result_tf.status = (rx_fis + RX_FIS_PIO_SETUP)[15];
  224. } else
  225. ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
  226. return true;
  227. }
  228. static int acard_ahci_port_start(struct ata_port *ap)
  229. {
  230. struct ahci_host_priv *hpriv = ap->host->private_data;
  231. struct device *dev = ap->host->dev;
  232. struct ahci_port_priv *pp;
  233. void *mem;
  234. dma_addr_t mem_dma;
  235. size_t dma_sz, rx_fis_sz;
  236. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  237. if (!pp)
  238. return -ENOMEM;
  239. /* check FBS capability */
  240. if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
  241. void __iomem *port_mmio = ahci_port_base(ap);
  242. u32 cmd = readl(port_mmio + PORT_CMD);
  243. if (cmd & PORT_CMD_FBSCP)
  244. pp->fbs_supported = true;
  245. else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
  246. dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
  247. ap->port_no);
  248. pp->fbs_supported = true;
  249. } else
  250. dev_warn(dev, "port %d is not capable of FBS\n",
  251. ap->port_no);
  252. }
  253. if (pp->fbs_supported) {
  254. dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
  255. rx_fis_sz = ACARD_AHCI_RX_FIS_SZ * 16;
  256. } else {
  257. dma_sz = AHCI_PORT_PRIV_DMA_SZ;
  258. rx_fis_sz = ACARD_AHCI_RX_FIS_SZ;
  259. }
  260. mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
  261. if (!mem)
  262. return -ENOMEM;
  263. /*
  264. * First item in chunk of DMA memory: 32-slot command table,
  265. * 32 bytes each in size
  266. */
  267. pp->cmd_slot = mem;
  268. pp->cmd_slot_dma = mem_dma;
  269. mem += AHCI_CMD_SLOT_SZ;
  270. mem_dma += AHCI_CMD_SLOT_SZ;
  271. /*
  272. * Second item: Received-FIS area
  273. */
  274. pp->rx_fis = mem;
  275. pp->rx_fis_dma = mem_dma;
  276. mem += rx_fis_sz;
  277. mem_dma += rx_fis_sz;
  278. /*
  279. * Third item: data area for storing a single command
  280. * and its scatter-gather table
  281. */
  282. pp->cmd_tbl = mem;
  283. pp->cmd_tbl_dma = mem_dma;
  284. /*
  285. * Save off initial list of interrupts to be enabled.
  286. * This could be changed later
  287. */
  288. pp->intr_mask = DEF_PORT_IRQ;
  289. ap->private_data = pp;
  290. /* engage engines, captain */
  291. return ahci_port_resume(ap);
  292. }
  293. static int acard_ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  294. {
  295. unsigned int board_id = ent->driver_data;
  296. struct ata_port_info pi = acard_ahci_port_info[board_id];
  297. const struct ata_port_info *ppi[] = { &pi, NULL };
  298. struct device *dev = &pdev->dev;
  299. struct ahci_host_priv *hpriv;
  300. struct ata_host *host;
  301. int n_ports, i, rc;
  302. WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  303. ata_print_version_once(&pdev->dev, DRV_VERSION);
  304. /* acquire resources */
  305. rc = pcim_enable_device(pdev);
  306. if (rc)
  307. return rc;
  308. /* AHCI controllers often implement SFF compatible interface.
  309. * Grab all PCI BARs just in case.
  310. */
  311. rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  312. if (rc == -EBUSY)
  313. pcim_pin_device(pdev);
  314. if (rc)
  315. return rc;
  316. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  317. if (!hpriv)
  318. return -ENOMEM;
  319. hpriv->irq = pdev->irq;
  320. hpriv->flags |= (unsigned long)pi.private_data;
  321. if (!(hpriv->flags & AHCI_HFLAG_NO_MSI))
  322. pci_enable_msi(pdev);
  323. hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  324. /* save initial config */
  325. ahci_save_initial_config(&pdev->dev, hpriv);
  326. /* prepare host */
  327. if (hpriv->cap & HOST_CAP_NCQ)
  328. pi.flags |= ATA_FLAG_NCQ;
  329. if (hpriv->cap & HOST_CAP_PMP)
  330. pi.flags |= ATA_FLAG_PMP;
  331. ahci_set_em_messages(hpriv, &pi);
  332. /* CAP.NP sometimes indicate the index of the last enabled
  333. * port, at other times, that of the last possible port, so
  334. * determining the maximum port number requires looking at
  335. * both CAP.NP and port_map.
  336. */
  337. n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
  338. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  339. if (!host)
  340. return -ENOMEM;
  341. host->private_data = hpriv;
  342. if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
  343. host->flags |= ATA_HOST_PARALLEL_SCAN;
  344. else
  345. printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
  346. for (i = 0; i < host->n_ports; i++) {
  347. struct ata_port *ap = host->ports[i];
  348. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  349. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  350. 0x100 + ap->port_no * 0x80, "port");
  351. /* set initial link pm policy */
  352. /*
  353. ap->pm_policy = NOT_AVAILABLE;
  354. */
  355. /* disabled/not-implemented port */
  356. if (!(hpriv->port_map & (1 << i)))
  357. ap->ops = &ata_dummy_port_ops;
  358. }
  359. /* initialize adapter */
  360. rc = dma_set_mask_and_coherent(&pdev->dev,
  361. DMA_BIT_MASK((hpriv->cap & HOST_CAP_64) ? 64 : 32));
  362. if (rc) {
  363. dev_err(&pdev->dev, "DMA enable failed\n");
  364. return rc;
  365. }
  366. rc = ahci_reset_controller(host);
  367. if (rc)
  368. return rc;
  369. ahci_init_controller(host);
  370. acard_ahci_pci_print_info(host);
  371. pci_set_master(pdev);
  372. return ahci_host_activate(host, &acard_ahci_sht);
  373. }
  374. module_pci_driver(acard_ahci_pci_driver);
  375. MODULE_AUTHOR("Jeff Garzik");
  376. MODULE_DESCRIPTION("ACard AHCI SATA low-level driver");
  377. MODULE_LICENSE("GPL");
  378. MODULE_DEVICE_TABLE(pci, acard_ahci_pci_tbl);
  379. MODULE_VERSION(DRV_VERSION);