tegra-ahb.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  4. * Copyright (C) 2011 Google, Inc.
  5. *
  6. * Author:
  7. * Jay Cheng <[email protected]>
  8. * James Wylder <[email protected]>
  9. * Benoit Goby <[email protected]>
  10. * Colin Cross <[email protected]>
  11. * Hiroshi DOYU <[email protected]>
  12. */
  13. #include <linux/err.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/io.h>
  18. #include <linux/of.h>
  19. #include <soc/tegra/ahb.h>
  20. #define DRV_NAME "tegra-ahb"
  21. #define AHB_ARBITRATION_DISABLE 0x04
  22. #define AHB_ARBITRATION_PRIORITY_CTRL 0x08
  23. #define AHB_PRIORITY_WEIGHT(x) (((x) & 0x7) << 29)
  24. #define PRIORITY_SELECT_USB BIT(6)
  25. #define PRIORITY_SELECT_USB2 BIT(18)
  26. #define PRIORITY_SELECT_USB3 BIT(17)
  27. #define AHB_GIZMO_AHB_MEM 0x10
  28. #define ENB_FAST_REARBITRATE BIT(2)
  29. #define DONT_SPLIT_AHB_WR BIT(7)
  30. #define AHB_GIZMO_APB_DMA 0x14
  31. #define AHB_GIZMO_IDE 0x1c
  32. #define AHB_GIZMO_USB 0x20
  33. #define AHB_GIZMO_AHB_XBAR_BRIDGE 0x24
  34. #define AHB_GIZMO_CPU_AHB_BRIDGE 0x28
  35. #define AHB_GIZMO_COP_AHB_BRIDGE 0x2c
  36. #define AHB_GIZMO_XBAR_APB_CTLR 0x30
  37. #define AHB_GIZMO_VCP_AHB_BRIDGE 0x34
  38. #define AHB_GIZMO_NAND 0x40
  39. #define AHB_GIZMO_SDMMC4 0x48
  40. #define AHB_GIZMO_XIO 0x4c
  41. #define AHB_GIZMO_BSEV 0x64
  42. #define AHB_GIZMO_BSEA 0x74
  43. #define AHB_GIZMO_NOR 0x78
  44. #define AHB_GIZMO_USB2 0x7c
  45. #define AHB_GIZMO_USB3 0x80
  46. #define IMMEDIATE BIT(18)
  47. #define AHB_GIZMO_SDMMC1 0x84
  48. #define AHB_GIZMO_SDMMC2 0x88
  49. #define AHB_GIZMO_SDMMC3 0x8c
  50. #define AHB_MEM_PREFETCH_CFG_X 0xdc
  51. #define AHB_ARBITRATION_XBAR_CTRL 0xe0
  52. #define AHB_MEM_PREFETCH_CFG3 0xe4
  53. #define AHB_MEM_PREFETCH_CFG4 0xe8
  54. #define AHB_MEM_PREFETCH_CFG1 0xf0
  55. #define AHB_MEM_PREFETCH_CFG2 0xf4
  56. #define PREFETCH_ENB BIT(31)
  57. #define MST_ID(x) (((x) & 0x1f) << 26)
  58. #define AHBDMA_MST_ID MST_ID(5)
  59. #define USB_MST_ID MST_ID(6)
  60. #define USB2_MST_ID MST_ID(18)
  61. #define USB3_MST_ID MST_ID(17)
  62. #define ADDR_BNDRY(x) (((x) & 0xf) << 21)
  63. #define INACTIVITY_TIMEOUT(x) (((x) & 0xffff) << 0)
  64. #define AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID 0xfc
  65. #define AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE BIT(17)
  66. /*
  67. * INCORRECT_BASE_ADDR_LOW_BYTE: Legacy kernel DT files for Tegra SoCs
  68. * prior to Tegra124 generally use a physical base address ending in
  69. * 0x4 for the AHB IP block. According to the TRM, the low byte
  70. * should be 0x0. During device probing, this macro is used to detect
  71. * whether the passed-in physical address is incorrect, and if so, to
  72. * correct it.
  73. */
  74. #define INCORRECT_BASE_ADDR_LOW_BYTE 0x4
  75. static struct platform_driver tegra_ahb_driver;
  76. static const u32 tegra_ahb_gizmo[] = {
  77. AHB_ARBITRATION_DISABLE,
  78. AHB_ARBITRATION_PRIORITY_CTRL,
  79. AHB_GIZMO_AHB_MEM,
  80. AHB_GIZMO_APB_DMA,
  81. AHB_GIZMO_IDE,
  82. AHB_GIZMO_USB,
  83. AHB_GIZMO_AHB_XBAR_BRIDGE,
  84. AHB_GIZMO_CPU_AHB_BRIDGE,
  85. AHB_GIZMO_COP_AHB_BRIDGE,
  86. AHB_GIZMO_XBAR_APB_CTLR,
  87. AHB_GIZMO_VCP_AHB_BRIDGE,
  88. AHB_GIZMO_NAND,
  89. AHB_GIZMO_SDMMC4,
  90. AHB_GIZMO_XIO,
  91. AHB_GIZMO_BSEV,
  92. AHB_GIZMO_BSEA,
  93. AHB_GIZMO_NOR,
  94. AHB_GIZMO_USB2,
  95. AHB_GIZMO_USB3,
  96. AHB_GIZMO_SDMMC1,
  97. AHB_GIZMO_SDMMC2,
  98. AHB_GIZMO_SDMMC3,
  99. AHB_MEM_PREFETCH_CFG_X,
  100. AHB_ARBITRATION_XBAR_CTRL,
  101. AHB_MEM_PREFETCH_CFG3,
  102. AHB_MEM_PREFETCH_CFG4,
  103. AHB_MEM_PREFETCH_CFG1,
  104. AHB_MEM_PREFETCH_CFG2,
  105. AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID,
  106. };
  107. struct tegra_ahb {
  108. void __iomem *regs;
  109. struct device *dev;
  110. u32 ctx[];
  111. };
  112. static inline u32 gizmo_readl(struct tegra_ahb *ahb, u32 offset)
  113. {
  114. return readl(ahb->regs + offset);
  115. }
  116. static inline void gizmo_writel(struct tegra_ahb *ahb, u32 value, u32 offset)
  117. {
  118. writel(value, ahb->regs + offset);
  119. }
  120. #ifdef CONFIG_TEGRA_IOMMU_SMMU
  121. int tegra_ahb_enable_smmu(struct device_node *dn)
  122. {
  123. struct device *dev;
  124. u32 val;
  125. struct tegra_ahb *ahb;
  126. dev = driver_find_device_by_of_node(&tegra_ahb_driver.driver, dn);
  127. if (!dev)
  128. return -EPROBE_DEFER;
  129. ahb = dev_get_drvdata(dev);
  130. val = gizmo_readl(ahb, AHB_ARBITRATION_XBAR_CTRL);
  131. val |= AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE;
  132. gizmo_writel(ahb, val, AHB_ARBITRATION_XBAR_CTRL);
  133. return 0;
  134. }
  135. EXPORT_SYMBOL(tegra_ahb_enable_smmu);
  136. #endif
  137. static int __maybe_unused tegra_ahb_suspend(struct device *dev)
  138. {
  139. int i;
  140. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  141. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  142. ahb->ctx[i] = gizmo_readl(ahb, tegra_ahb_gizmo[i]);
  143. return 0;
  144. }
  145. static int __maybe_unused tegra_ahb_resume(struct device *dev)
  146. {
  147. int i;
  148. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  149. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  150. gizmo_writel(ahb, ahb->ctx[i], tegra_ahb_gizmo[i]);
  151. return 0;
  152. }
  153. static UNIVERSAL_DEV_PM_OPS(tegra_ahb_pm,
  154. tegra_ahb_suspend,
  155. tegra_ahb_resume, NULL);
  156. static void tegra_ahb_gizmo_init(struct tegra_ahb *ahb)
  157. {
  158. u32 val;
  159. val = gizmo_readl(ahb, AHB_GIZMO_AHB_MEM);
  160. val |= ENB_FAST_REARBITRATE | IMMEDIATE | DONT_SPLIT_AHB_WR;
  161. gizmo_writel(ahb, val, AHB_GIZMO_AHB_MEM);
  162. val = gizmo_readl(ahb, AHB_GIZMO_USB);
  163. val |= IMMEDIATE;
  164. gizmo_writel(ahb, val, AHB_GIZMO_USB);
  165. val = gizmo_readl(ahb, AHB_GIZMO_USB2);
  166. val |= IMMEDIATE;
  167. gizmo_writel(ahb, val, AHB_GIZMO_USB2);
  168. val = gizmo_readl(ahb, AHB_GIZMO_USB3);
  169. val |= IMMEDIATE;
  170. gizmo_writel(ahb, val, AHB_GIZMO_USB3);
  171. val = gizmo_readl(ahb, AHB_ARBITRATION_PRIORITY_CTRL);
  172. val |= PRIORITY_SELECT_USB |
  173. PRIORITY_SELECT_USB2 |
  174. PRIORITY_SELECT_USB3 |
  175. AHB_PRIORITY_WEIGHT(7);
  176. gizmo_writel(ahb, val, AHB_ARBITRATION_PRIORITY_CTRL);
  177. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG1);
  178. val &= ~MST_ID(~0);
  179. val |= PREFETCH_ENB |
  180. AHBDMA_MST_ID |
  181. ADDR_BNDRY(0xc) |
  182. INACTIVITY_TIMEOUT(0x1000);
  183. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG1);
  184. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG2);
  185. val &= ~MST_ID(~0);
  186. val |= PREFETCH_ENB |
  187. USB_MST_ID |
  188. ADDR_BNDRY(0xc) |
  189. INACTIVITY_TIMEOUT(0x1000);
  190. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG2);
  191. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG3);
  192. val &= ~MST_ID(~0);
  193. val |= PREFETCH_ENB |
  194. USB3_MST_ID |
  195. ADDR_BNDRY(0xc) |
  196. INACTIVITY_TIMEOUT(0x1000);
  197. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG3);
  198. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG4);
  199. val &= ~MST_ID(~0);
  200. val |= PREFETCH_ENB |
  201. USB2_MST_ID |
  202. ADDR_BNDRY(0xc) |
  203. INACTIVITY_TIMEOUT(0x1000);
  204. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG4);
  205. }
  206. static int tegra_ahb_probe(struct platform_device *pdev)
  207. {
  208. struct resource *res;
  209. struct tegra_ahb *ahb;
  210. size_t bytes;
  211. bytes = sizeof(*ahb) + sizeof(u32) * ARRAY_SIZE(tegra_ahb_gizmo);
  212. ahb = devm_kzalloc(&pdev->dev, bytes, GFP_KERNEL);
  213. if (!ahb)
  214. return -ENOMEM;
  215. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  216. /* Correct the IP block base address if necessary */
  217. if (res &&
  218. (res->start & INCORRECT_BASE_ADDR_LOW_BYTE) ==
  219. INCORRECT_BASE_ADDR_LOW_BYTE) {
  220. dev_warn(&pdev->dev, "incorrect AHB base address in DT data - enabling workaround\n");
  221. res->start -= INCORRECT_BASE_ADDR_LOW_BYTE;
  222. }
  223. ahb->regs = devm_ioremap_resource(&pdev->dev, res);
  224. if (IS_ERR(ahb->regs))
  225. return PTR_ERR(ahb->regs);
  226. ahb->dev = &pdev->dev;
  227. platform_set_drvdata(pdev, ahb);
  228. tegra_ahb_gizmo_init(ahb);
  229. return 0;
  230. }
  231. static const struct of_device_id tegra_ahb_of_match[] = {
  232. { .compatible = "nvidia,tegra30-ahb", },
  233. { .compatible = "nvidia,tegra20-ahb", },
  234. {},
  235. };
  236. static struct platform_driver tegra_ahb_driver = {
  237. .probe = tegra_ahb_probe,
  238. .driver = {
  239. .name = DRV_NAME,
  240. .of_match_table = tegra_ahb_of_match,
  241. .pm = &tegra_ahb_pm,
  242. },
  243. };
  244. module_platform_driver(tegra_ahb_driver);
  245. MODULE_AUTHOR("Hiroshi DOYU <[email protected]>");
  246. MODULE_DESCRIPTION("Tegra AHB driver");
  247. MODULE_LICENSE("GPL v2");
  248. MODULE_ALIAS("platform:" DRV_NAME);