ocelot_dev.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Microsemi Ocelot Switch driver
  4. *
  5. * Copyright (c) 2017 Microsemi Corporation
  6. */
  7. #ifndef _MSCC_OCELOT_DEV_H_
  8. #define _MSCC_OCELOT_DEV_H_
  9. #define DEV_CLOCK_CFG_MAC_TX_RST BIT(7)
  10. #define DEV_CLOCK_CFG_MAC_RX_RST BIT(6)
  11. #define DEV_CLOCK_CFG_PCS_TX_RST BIT(5)
  12. #define DEV_CLOCK_CFG_PCS_RX_RST BIT(4)
  13. #define DEV_CLOCK_CFG_PORT_RST BIT(3)
  14. #define DEV_CLOCK_CFG_PHY_RST BIT(2)
  15. #define DEV_CLOCK_CFG_LINK_SPEED(x) ((x) & GENMASK(1, 0))
  16. #define DEV_CLOCK_CFG_LINK_SPEED_M GENMASK(1, 0)
  17. #define DEV_PORT_MISC_FWD_ERROR_ENA BIT(4)
  18. #define DEV_PORT_MISC_FWD_PAUSE_ENA BIT(3)
  19. #define DEV_PORT_MISC_FWD_CTRL_ENA BIT(2)
  20. #define DEV_PORT_MISC_DEV_LOOP_ENA BIT(1)
  21. #define DEV_PORT_MISC_HDX_FAST_DIS BIT(0)
  22. #define DEV_EEE_CFG_EEE_ENA BIT(22)
  23. #define DEV_EEE_CFG_EEE_TIMER_AGE(x) (((x) << 15) & GENMASK(21, 15))
  24. #define DEV_EEE_CFG_EEE_TIMER_AGE_M GENMASK(21, 15)
  25. #define DEV_EEE_CFG_EEE_TIMER_AGE_X(x) (((x) & GENMASK(21, 15)) >> 15)
  26. #define DEV_EEE_CFG_EEE_TIMER_WAKEUP(x) (((x) << 8) & GENMASK(14, 8))
  27. #define DEV_EEE_CFG_EEE_TIMER_WAKEUP_M GENMASK(14, 8)
  28. #define DEV_EEE_CFG_EEE_TIMER_WAKEUP_X(x) (((x) & GENMASK(14, 8)) >> 8)
  29. #define DEV_EEE_CFG_EEE_TIMER_HOLDOFF(x) (((x) << 1) & GENMASK(7, 1))
  30. #define DEV_EEE_CFG_EEE_TIMER_HOLDOFF_M GENMASK(7, 1)
  31. #define DEV_EEE_CFG_EEE_TIMER_HOLDOFF_X(x) (((x) & GENMASK(7, 1)) >> 1)
  32. #define DEV_EEE_CFG_PORT_LPI BIT(0)
  33. #define DEV_PTP_PREDICT_CFG_PTP_PHY_PREDICT_CFG(x) (((x) << 4) & GENMASK(11, 4))
  34. #define DEV_PTP_PREDICT_CFG_PTP_PHY_PREDICT_CFG_M GENMASK(11, 4)
  35. #define DEV_PTP_PREDICT_CFG_PTP_PHY_PREDICT_CFG_X(x) (((x) & GENMASK(11, 4)) >> 4)
  36. #define DEV_PTP_PREDICT_CFG_PTP_PHASE_PREDICT_CFG(x) ((x) & GENMASK(3, 0))
  37. #define DEV_PTP_PREDICT_CFG_PTP_PHASE_PREDICT_CFG_M GENMASK(3, 0)
  38. #define DEV_MAC_ENA_CFG_RX_ENA BIT(4)
  39. #define DEV_MAC_ENA_CFG_TX_ENA BIT(0)
  40. #define DEV_MAC_MODE_CFG_FC_WORD_SYNC_ENA BIT(8)
  41. #define DEV_MAC_MODE_CFG_GIGA_MODE_ENA BIT(4)
  42. #define DEV_MAC_MODE_CFG_FDX_ENA BIT(0)
  43. #define DEV_MAC_TAGS_CFG_TAG_ID(x) (((x) << 16) & GENMASK(31, 16))
  44. #define DEV_MAC_TAGS_CFG_TAG_ID_M GENMASK(31, 16)
  45. #define DEV_MAC_TAGS_CFG_TAG_ID_X(x) (((x) & GENMASK(31, 16)) >> 16)
  46. #define DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA BIT(2)
  47. #define DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA BIT(1)
  48. #define DEV_MAC_TAGS_CFG_VLAN_AWR_ENA BIT(0)
  49. #define DEV_MAC_ADV_CHK_CFG_LEN_DROP_ENA BIT(0)
  50. #define DEV_MAC_IFG_CFG_RESTORE_OLD_IPG_CHECK BIT(17)
  51. #define DEV_MAC_IFG_CFG_REDUCED_TX_IFG BIT(16)
  52. #define DEV_MAC_IFG_CFG_TX_IFG(x) (((x) << 8) & GENMASK(12, 8))
  53. #define DEV_MAC_IFG_CFG_TX_IFG_M GENMASK(12, 8)
  54. #define DEV_MAC_IFG_CFG_TX_IFG_X(x) (((x) & GENMASK(12, 8)) >> 8)
  55. #define DEV_MAC_IFG_CFG_RX_IFG2(x) (((x) << 4) & GENMASK(7, 4))
  56. #define DEV_MAC_IFG_CFG_RX_IFG2_M GENMASK(7, 4)
  57. #define DEV_MAC_IFG_CFG_RX_IFG2_X(x) (((x) & GENMASK(7, 4)) >> 4)
  58. #define DEV_MAC_IFG_CFG_RX_IFG1(x) ((x) & GENMASK(3, 0))
  59. #define DEV_MAC_IFG_CFG_RX_IFG1_M GENMASK(3, 0)
  60. #define DEV_MAC_HDX_CFG_BYPASS_COL_SYNC BIT(26)
  61. #define DEV_MAC_HDX_CFG_OB_ENA BIT(25)
  62. #define DEV_MAC_HDX_CFG_WEXC_DIS BIT(24)
  63. #define DEV_MAC_HDX_CFG_SEED(x) (((x) << 16) & GENMASK(23, 16))
  64. #define DEV_MAC_HDX_CFG_SEED_M GENMASK(23, 16)
  65. #define DEV_MAC_HDX_CFG_SEED_X(x) (((x) & GENMASK(23, 16)) >> 16)
  66. #define DEV_MAC_HDX_CFG_SEED_LOAD BIT(12)
  67. #define DEV_MAC_HDX_CFG_RETRY_AFTER_EXC_COL_ENA BIT(8)
  68. #define DEV_MAC_HDX_CFG_LATE_COL_POS(x) ((x) & GENMASK(6, 0))
  69. #define DEV_MAC_HDX_CFG_LATE_COL_POS_M GENMASK(6, 0)
  70. #define DEV_MAC_DBG_CFG_TBI_MODE BIT(4)
  71. #define DEV_MAC_DBG_CFG_IFG_CRS_EXT_CHK_ENA BIT(0)
  72. #define DEV_MAC_STICKY_RX_IPG_SHRINK_STICKY BIT(9)
  73. #define DEV_MAC_STICKY_RX_PREAM_SHRINK_STICKY BIT(8)
  74. #define DEV_MAC_STICKY_RX_CARRIER_EXT_STICKY BIT(7)
  75. #define DEV_MAC_STICKY_RX_CARRIER_EXT_ERR_STICKY BIT(6)
  76. #define DEV_MAC_STICKY_RX_JUNK_STICKY BIT(5)
  77. #define DEV_MAC_STICKY_TX_RETRANSMIT_STICKY BIT(4)
  78. #define DEV_MAC_STICKY_TX_JAM_STICKY BIT(3)
  79. #define DEV_MAC_STICKY_TX_FIFO_OFLW_STICKY BIT(2)
  80. #define DEV_MAC_STICKY_TX_FRM_LEN_OVR_STICKY BIT(1)
  81. #define DEV_MAC_STICKY_TX_ABORT_STICKY BIT(0)
  82. #define PCS1G_CFG_LINK_STATUS_TYPE BIT(4)
  83. #define PCS1G_CFG_AN_LINK_CTRL_ENA BIT(1)
  84. #define PCS1G_CFG_PCS_ENA BIT(0)
  85. #define PCS1G_MODE_CFG_UNIDIR_MODE_ENA BIT(4)
  86. #define PCS1G_MODE_CFG_SGMII_MODE_ENA BIT(0)
  87. #define PCS1G_SD_CFG_SD_SEL BIT(8)
  88. #define PCS1G_SD_CFG_SD_POL BIT(4)
  89. #define PCS1G_SD_CFG_SD_ENA BIT(0)
  90. #define PCS1G_ANEG_CFG_ADV_ABILITY(x) (((x) << 16) & GENMASK(31, 16))
  91. #define PCS1G_ANEG_CFG_ADV_ABILITY_M GENMASK(31, 16)
  92. #define PCS1G_ANEG_CFG_ADV_ABILITY_X(x) (((x) & GENMASK(31, 16)) >> 16)
  93. #define PCS1G_ANEG_CFG_SW_RESOLVE_ENA BIT(8)
  94. #define PCS1G_ANEG_CFG_ANEG_RESTART_ONE_SHOT BIT(1)
  95. #define PCS1G_ANEG_CFG_ANEG_ENA BIT(0)
  96. #define PCS1G_ANEG_NP_CFG_NP_TX(x) (((x) << 16) & GENMASK(31, 16))
  97. #define PCS1G_ANEG_NP_CFG_NP_TX_M GENMASK(31, 16)
  98. #define PCS1G_ANEG_NP_CFG_NP_TX_X(x) (((x) & GENMASK(31, 16)) >> 16)
  99. #define PCS1G_ANEG_NP_CFG_NP_LOADED_ONE_SHOT BIT(0)
  100. #define PCS1G_LB_CFG_RA_ENA BIT(4)
  101. #define PCS1G_LB_CFG_GMII_PHY_LB_ENA BIT(1)
  102. #define PCS1G_LB_CFG_TBI_HOST_LB_ENA BIT(0)
  103. #define PCS1G_DBG_CFG_UDLT BIT(0)
  104. #define PCS1G_CDET_CFG_CDET_ENA BIT(0)
  105. #define PCS1G_ANEG_STATUS_LP_ADV_ABILITY(x) (((x) << 16) & GENMASK(31, 16))
  106. #define PCS1G_ANEG_STATUS_LP_ADV_ABILITY_M GENMASK(31, 16)
  107. #define PCS1G_ANEG_STATUS_LP_ADV_ABILITY_X(x) (((x) & GENMASK(31, 16)) >> 16)
  108. #define PCS1G_ANEG_STATUS_PR BIT(4)
  109. #define PCS1G_ANEG_STATUS_PAGE_RX_STICKY BIT(3)
  110. #define PCS1G_ANEG_STATUS_ANEG_COMPLETE BIT(0)
  111. #define PCS1G_LINK_STATUS_DELAY_VAR(x) (((x) << 12) & GENMASK(15, 12))
  112. #define PCS1G_LINK_STATUS_DELAY_VAR_M GENMASK(15, 12)
  113. #define PCS1G_LINK_STATUS_DELAY_VAR_X(x) (((x) & GENMASK(15, 12)) >> 12)
  114. #define PCS1G_LINK_STATUS_SIGNAL_DETECT BIT(8)
  115. #define PCS1G_LINK_STATUS_LINK_STATUS BIT(4)
  116. #define PCS1G_LINK_STATUS_SYNC_STATUS BIT(0)
  117. #define PCS1G_STICKY_LINK_DOWN_STICKY BIT(4)
  118. #define PCS1G_STICKY_OUT_OF_SYNC_STICKY BIT(0)
  119. #define PCS1G_LPI_CFG_QSGMII_MS_SEL BIT(20)
  120. #define PCS1G_LPI_CFG_RX_LPI_OUT_DIS BIT(17)
  121. #define PCS1G_LPI_CFG_LPI_TESTMODE BIT(16)
  122. #define PCS1G_LPI_CFG_LPI_RX_WTIM(x) (((x) << 4) & GENMASK(5, 4))
  123. #define PCS1G_LPI_CFG_LPI_RX_WTIM_M GENMASK(5, 4)
  124. #define PCS1G_LPI_CFG_LPI_RX_WTIM_X(x) (((x) & GENMASK(5, 4)) >> 4)
  125. #define PCS1G_LPI_CFG_TX_ASSERT_LPIDLE BIT(0)
  126. #define PCS1G_LPI_STATUS_RX_LPI_FAIL BIT(16)
  127. #define PCS1G_LPI_STATUS_RX_LPI_EVENT_STICKY BIT(12)
  128. #define PCS1G_LPI_STATUS_RX_QUIET BIT(9)
  129. #define PCS1G_LPI_STATUS_RX_LPI_MODE BIT(8)
  130. #define PCS1G_LPI_STATUS_TX_LPI_EVENT_STICKY BIT(4)
  131. #define PCS1G_LPI_STATUS_TX_QUIET BIT(1)
  132. #define PCS1G_LPI_STATUS_TX_LPI_MODE BIT(0)
  133. #define PCS1G_TSTPAT_STATUS_JTP_ERR_CNT(x) (((x) << 8) & GENMASK(15, 8))
  134. #define PCS1G_TSTPAT_STATUS_JTP_ERR_CNT_M GENMASK(15, 8)
  135. #define PCS1G_TSTPAT_STATUS_JTP_ERR_CNT_X(x) (((x) & GENMASK(15, 8)) >> 8)
  136. #define PCS1G_TSTPAT_STATUS_JTP_ERR BIT(4)
  137. #define PCS1G_TSTPAT_STATUS_JTP_LOCK BIT(0)
  138. #define DEV_PCS_FX100_CFG_SD_SEL BIT(26)
  139. #define DEV_PCS_FX100_CFG_SD_POL BIT(25)
  140. #define DEV_PCS_FX100_CFG_SD_ENA BIT(24)
  141. #define DEV_PCS_FX100_CFG_LOOPBACK_ENA BIT(20)
  142. #define DEV_PCS_FX100_CFG_SWAP_MII_ENA BIT(16)
  143. #define DEV_PCS_FX100_CFG_RXBITSEL(x) (((x) << 12) & GENMASK(15, 12))
  144. #define DEV_PCS_FX100_CFG_RXBITSEL_M GENMASK(15, 12)
  145. #define DEV_PCS_FX100_CFG_RXBITSEL_X(x) (((x) & GENMASK(15, 12)) >> 12)
  146. #define DEV_PCS_FX100_CFG_SIGDET_CFG(x) (((x) << 9) & GENMASK(10, 9))
  147. #define DEV_PCS_FX100_CFG_SIGDET_CFG_M GENMASK(10, 9)
  148. #define DEV_PCS_FX100_CFG_SIGDET_CFG_X(x) (((x) & GENMASK(10, 9)) >> 9)
  149. #define DEV_PCS_FX100_CFG_LINKHYST_TM_ENA BIT(8)
  150. #define DEV_PCS_FX100_CFG_LINKHYSTTIMER(x) (((x) << 4) & GENMASK(7, 4))
  151. #define DEV_PCS_FX100_CFG_LINKHYSTTIMER_M GENMASK(7, 4)
  152. #define DEV_PCS_FX100_CFG_LINKHYSTTIMER_X(x) (((x) & GENMASK(7, 4)) >> 4)
  153. #define DEV_PCS_FX100_CFG_UNIDIR_MODE_ENA BIT(3)
  154. #define DEV_PCS_FX100_CFG_FEFCHK_ENA BIT(2)
  155. #define DEV_PCS_FX100_CFG_FEFGEN_ENA BIT(1)
  156. #define DEV_PCS_FX100_CFG_PCS_ENA BIT(0)
  157. #define DEV_PCS_FX100_STATUS_EDGE_POS_PTP(x) (((x) << 8) & GENMASK(11, 8))
  158. #define DEV_PCS_FX100_STATUS_EDGE_POS_PTP_M GENMASK(11, 8)
  159. #define DEV_PCS_FX100_STATUS_EDGE_POS_PTP_X(x) (((x) & GENMASK(11, 8)) >> 8)
  160. #define DEV_PCS_FX100_STATUS_PCS_ERROR_STICKY BIT(7)
  161. #define DEV_PCS_FX100_STATUS_FEF_FOUND_STICKY BIT(6)
  162. #define DEV_PCS_FX100_STATUS_SSD_ERROR_STICKY BIT(5)
  163. #define DEV_PCS_FX100_STATUS_SYNC_LOST_STICKY BIT(4)
  164. #define DEV_PCS_FX100_STATUS_FEF_STATUS BIT(2)
  165. #define DEV_PCS_FX100_STATUS_SIGNAL_DETECT BIT(1)
  166. #define DEV_PCS_FX100_STATUS_SYNC_STATUS BIT(0)
  167. #endif