exynos-regs-pmu.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2010-2015 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Exynos - Power management unit definition
  7. *
  8. * Notice:
  9. * This is not a list of all Exynos Power Management Unit SFRs.
  10. * There are too many of them, not mentioning subtle differences
  11. * between SoCs. For now, put here only the used registers.
  12. */
  13. #ifndef __LINUX_SOC_EXYNOS_REGS_PMU_H
  14. #define __LINUX_SOC_EXYNOS_REGS_PMU_H __FILE__
  15. #define S5P_CENTRAL_SEQ_CONFIGURATION 0x0200
  16. #define S5P_CENTRAL_LOWPWR_CFG (1 << 16)
  17. #define S5P_CENTRAL_SEQ_OPTION 0x0208
  18. #define S5P_USE_STANDBY_WFI0 (1 << 16)
  19. #define S5P_USE_STANDBY_WFI1 (1 << 17)
  20. #define S5P_USE_STANDBY_WFI2 (1 << 19)
  21. #define S5P_USE_STANDBY_WFI3 (1 << 20)
  22. #define S5P_USE_STANDBY_WFE0 (1 << 24)
  23. #define S5P_USE_STANDBY_WFE1 (1 << 25)
  24. #define S5P_USE_STANDBY_WFE2 (1 << 27)
  25. #define S5P_USE_STANDBY_WFE3 (1 << 28)
  26. #define S5P_USE_STANDBY_WFI_ALL \
  27. (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFI1 | \
  28. S5P_USE_STANDBY_WFI2 | S5P_USE_STANDBY_WFI3 | \
  29. S5P_USE_STANDBY_WFE0 | S5P_USE_STANDBY_WFE1 | \
  30. S5P_USE_STANDBY_WFE2 | S5P_USE_STANDBY_WFE3)
  31. #define S5P_USE_DELAYED_RESET_ASSERTION BIT(12)
  32. #define EXYNOS_CORE_PO_RESET(n) ((1 << 4) << n)
  33. #define EXYNOS_WAKEUP_FROM_LOWPWR (1 << 28)
  34. #define EXYNOS_SWRESET 0x0400
  35. #define S5P_WAKEUP_STAT 0x0600
  36. /* Value for EXYNOS_EINT_WAKEUP_MASK disabling all external wakeup interrupts */
  37. #define EXYNOS_EINT_WAKEUP_MASK_DISABLED 0xffffffff
  38. #define EXYNOS_EINT_WAKEUP_MASK 0x0604
  39. #define S5P_WAKEUP_MASK 0x0608
  40. #define S5P_WAKEUP_MASK2 0x0614
  41. /* MIPI_PHYn_CONTROL, valid for Exynos3250, Exynos4, Exynos5250 and Exynos5433 */
  42. #define EXYNOS4_MIPI_PHY_CONTROL(n) (0x0710 + (n) * 4)
  43. /* Phy enable bit, common for all phy registers, not only MIPI */
  44. #define EXYNOS4_PHY_ENABLE (1 << 0)
  45. #define EXYNOS4_MIPI_PHY_SRESETN (1 << 1)
  46. #define EXYNOS4_MIPI_PHY_MRESETN (1 << 2)
  47. #define EXYNOS4_MIPI_PHY_RESET_MASK (3 << 1)
  48. #define S5P_INFORM0 0x0800
  49. #define S5P_INFORM1 0x0804
  50. #define S5P_INFORM5 0x0814
  51. #define S5P_INFORM6 0x0818
  52. #define S5P_INFORM7 0x081C
  53. #define S5P_PMU_SPARE2 0x0908
  54. #define S5P_PMU_SPARE3 0x090C
  55. #define EXYNOS_IROM_DATA2 0x0988
  56. #define S5P_ARM_CORE0_LOWPWR 0x1000
  57. #define S5P_DIS_IRQ_CORE0 0x1004
  58. #define S5P_DIS_IRQ_CENTRAL0 0x1008
  59. #define S5P_ARM_CORE1_LOWPWR 0x1010
  60. #define S5P_DIS_IRQ_CORE1 0x1014
  61. #define S5P_DIS_IRQ_CENTRAL1 0x1018
  62. #define S5P_ARM_COMMON_LOWPWR 0x1080
  63. #define S5P_L2_0_LOWPWR 0x10C0
  64. #define S5P_L2_1_LOWPWR 0x10C4
  65. #define S5P_CMU_ACLKSTOP_LOWPWR 0x1100
  66. #define S5P_CMU_SCLKSTOP_LOWPWR 0x1104
  67. #define S5P_CMU_RESET_LOWPWR 0x110C
  68. #define S5P_APLL_SYSCLK_LOWPWR 0x1120
  69. #define S5P_MPLL_SYSCLK_LOWPWR 0x1124
  70. #define S5P_VPLL_SYSCLK_LOWPWR 0x1128
  71. #define S5P_EPLL_SYSCLK_LOWPWR 0x112C
  72. #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR 0x1138
  73. #define S5P_CMU_RESET_GPSALIVE_LOWPWR 0x113C
  74. #define S5P_CMU_CLKSTOP_CAM_LOWPWR 0x1140
  75. #define S5P_CMU_CLKSTOP_TV_LOWPWR 0x1144
  76. #define S5P_CMU_CLKSTOP_MFC_LOWPWR 0x1148
  77. #define S5P_CMU_CLKSTOP_G3D_LOWPWR 0x114C
  78. #define S5P_CMU_CLKSTOP_LCD0_LOWPWR 0x1150
  79. #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR 0x1158
  80. #define S5P_CMU_CLKSTOP_GPS_LOWPWR 0x115C
  81. #define S5P_CMU_RESET_CAM_LOWPWR 0x1160
  82. #define S5P_CMU_RESET_TV_LOWPWR 0x1164
  83. #define S5P_CMU_RESET_MFC_LOWPWR 0x1168
  84. #define S5P_CMU_RESET_G3D_LOWPWR 0x116C
  85. #define S5P_CMU_RESET_LCD0_LOWPWR 0x1170
  86. #define S5P_CMU_RESET_MAUDIO_LOWPWR 0x1178
  87. #define S5P_CMU_RESET_GPS_LOWPWR 0x117C
  88. #define S5P_TOP_BUS_LOWPWR 0x1180
  89. #define S5P_TOP_RETENTION_LOWPWR 0x1184
  90. #define S5P_TOP_PWR_LOWPWR 0x1188
  91. #define S5P_LOGIC_RESET_LOWPWR 0x11A0
  92. #define S5P_ONENAND_MEM_LOWPWR 0x11C0
  93. #define S5P_G2D_ACP_MEM_LOWPWR 0x11C8
  94. #define S5P_USBOTG_MEM_LOWPWR 0x11CC
  95. #define S5P_HSMMC_MEM_LOWPWR 0x11D0
  96. #define S5P_CSSYS_MEM_LOWPWR 0x11D4
  97. #define S5P_SECSS_MEM_LOWPWR 0x11D8
  98. #define S5P_PAD_RETENTION_DRAM_LOWPWR 0x1200
  99. #define S5P_PAD_RETENTION_MAUDIO_LOWPWR 0x1204
  100. #define S5P_PAD_RETENTION_GPIO_LOWPWR 0x1220
  101. #define S5P_PAD_RETENTION_UART_LOWPWR 0x1224
  102. #define S5P_PAD_RETENTION_MMCA_LOWPWR 0x1228
  103. #define S5P_PAD_RETENTION_MMCB_LOWPWR 0x122C
  104. #define S5P_PAD_RETENTION_EBIA_LOWPWR 0x1230
  105. #define S5P_PAD_RETENTION_EBIB_LOWPWR 0x1234
  106. #define S5P_PAD_RETENTION_ISOLATION_LOWPWR 0x1240
  107. #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR 0x1260
  108. #define S5P_XUSBXTI_LOWPWR 0x1280
  109. #define S5P_XXTI_LOWPWR 0x1284
  110. #define S5P_EXT_REGULATOR_LOWPWR 0x12C0
  111. #define S5P_GPIO_MODE_LOWPWR 0x1300
  112. #define S5P_GPIO_MODE_MAUDIO_LOWPWR 0x1340
  113. #define S5P_CAM_LOWPWR 0x1380
  114. #define S5P_TV_LOWPWR 0x1384
  115. #define S5P_MFC_LOWPWR 0x1388
  116. #define S5P_G3D_LOWPWR 0x138C
  117. #define S5P_LCD0_LOWPWR 0x1390
  118. #define S5P_MAUDIO_LOWPWR 0x1398
  119. #define S5P_GPS_LOWPWR 0x139C
  120. #define S5P_GPS_ALIVE_LOWPWR 0x13A0
  121. #define EXYNOS_ARM_CORE0_CONFIGURATION 0x2000
  122. #define EXYNOS_ARM_CORE_CONFIGURATION(_nr) \
  123. (EXYNOS_ARM_CORE0_CONFIGURATION + (0x80 * (_nr)))
  124. #define EXYNOS_ARM_CORE_STATUS(_nr) \
  125. (EXYNOS_ARM_CORE_CONFIGURATION(_nr) + 0x4)
  126. #define EXYNOS_ARM_CORE_OPTION(_nr) \
  127. (EXYNOS_ARM_CORE_CONFIGURATION(_nr) + 0x8)
  128. #define EXYNOS_ARM_COMMON_CONFIGURATION 0x2500
  129. #define EXYNOS_COMMON_CONFIGURATION(_nr) \
  130. (EXYNOS_ARM_COMMON_CONFIGURATION + (0x80 * (_nr)))
  131. #define EXYNOS_COMMON_STATUS(_nr) \
  132. (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x4)
  133. #define EXYNOS_COMMON_OPTION(_nr) \
  134. (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x8)
  135. #define EXYNOS_ARM_L2_CONFIGURATION 0x2600
  136. #define EXYNOS_L2_CONFIGURATION(_nr) \
  137. (EXYNOS_ARM_L2_CONFIGURATION + ((_nr) * 0x80))
  138. #define EXYNOS_L2_STATUS(_nr) \
  139. (EXYNOS_L2_CONFIGURATION(_nr) + 0x4)
  140. #define EXYNOS_L2_OPTION(_nr) \
  141. (EXYNOS_L2_CONFIGURATION(_nr) + 0x8)
  142. #define EXYNOS_L2_USE_RETENTION BIT(4)
  143. #define S5P_PAD_RET_MAUDIO_OPTION 0x3028
  144. #define S5P_PAD_RET_MMC2_OPTION 0x30c8
  145. #define S5P_PAD_RET_GPIO_OPTION 0x3108
  146. #define S5P_PAD_RET_UART_OPTION 0x3128
  147. #define S5P_PAD_RET_MMCA_OPTION 0x3148
  148. #define S5P_PAD_RET_MMCB_OPTION 0x3168
  149. #define S5P_PAD_RET_EBIA_OPTION 0x3188
  150. #define S5P_PAD_RET_EBIB_OPTION 0x31A8
  151. #define S5P_PAD_RET_SPI_OPTION 0x31c8
  152. #define S5P_PS_HOLD_CONTROL 0x330C
  153. #define S5P_PS_HOLD_EN (1 << 31)
  154. #define S5P_PS_HOLD_OUTPUT_HIGH (3 << 8)
  155. #define S5P_CAM_OPTION 0x3C08
  156. #define S5P_MFC_OPTION 0x3C48
  157. #define S5P_G3D_OPTION 0x3C68
  158. #define S5P_LCD0_OPTION 0x3C88
  159. #define S5P_LCD1_OPTION 0x3CA8
  160. #define S5P_ISP_OPTION S5P_LCD1_OPTION
  161. #define S5P_CORE_LOCAL_PWR_EN 0x3
  162. #define S5P_CORE_WAKEUP_FROM_LOCAL_CFG (0x3 << 8)
  163. #define S5P_CORE_AUTOWAKEUP_EN (1 << 31)
  164. /* Only for S5Pv210 */
  165. #define S5PV210_EINT_WAKEUP_MASK 0xC004
  166. /* Only for Exynos4210 */
  167. #define S5P_CMU_CLKSTOP_LCD1_LOWPWR 0x1154
  168. #define S5P_CMU_RESET_LCD1_LOWPWR 0x1174
  169. #define S5P_MODIMIF_MEM_LOWPWR 0x11C4
  170. #define S5P_PCIE_MEM_LOWPWR 0x11E0
  171. #define S5P_SATA_MEM_LOWPWR 0x11E4
  172. #define S5P_LCD1_LOWPWR 0x1394
  173. /* Only for Exynos4x12 */
  174. #define S5P_ISP_ARM_LOWPWR 0x1050
  175. #define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR 0x1054
  176. #define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR 0x1058
  177. #define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR 0x1110
  178. #define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR 0x1114
  179. #define S5P_CMU_RESET_COREBLK_LOWPWR 0x111C
  180. #define S5P_MPLLUSER_SYSCLK_LOWPWR 0x1130
  181. #define S5P_CMU_CLKSTOP_ISP_LOWPWR 0x1154
  182. #define S5P_CMU_RESET_ISP_LOWPWR 0x1174
  183. #define S5P_TOP_BUS_COREBLK_LOWPWR 0x1190
  184. #define S5P_TOP_RETENTION_COREBLK_LOWPWR 0x1194
  185. #define S5P_TOP_PWR_COREBLK_LOWPWR 0x1198
  186. #define S5P_OSCCLK_GATE_LOWPWR 0x11A4
  187. #define S5P_LOGIC_RESET_COREBLK_LOWPWR 0x11B0
  188. #define S5P_OSCCLK_GATE_COREBLK_LOWPWR 0x11B4
  189. #define S5P_HSI_MEM_LOWPWR 0x11C4
  190. #define S5P_ROTATOR_MEM_LOWPWR 0x11DC
  191. #define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR 0x123C
  192. #define S5P_PAD_ISOLATION_COREBLK_LOWPWR 0x1250
  193. #define S5P_GPIO_MODE_COREBLK_LOWPWR 0x1320
  194. #define S5P_TOP_ASB_RESET_LOWPWR 0x1344
  195. #define S5P_TOP_ASB_ISOLATION_LOWPWR 0x1348
  196. #define S5P_ISP_LOWPWR 0x1394
  197. #define S5P_DRAM_FREQ_DOWN_LOWPWR 0x13B0
  198. #define S5P_DDRPHY_DLLOFF_LOWPWR 0x13B4
  199. #define S5P_CMU_SYSCLK_ISP_LOWPWR 0x13B8
  200. #define S5P_CMU_SYSCLK_GPS_LOWPWR 0x13BC
  201. #define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR 0x13C0
  202. #define S5P_ARM_L2_0_OPTION 0x2608
  203. #define S5P_ARM_L2_1_OPTION 0x2628
  204. #define S5P_ONENAND_MEM_OPTION 0x2E08
  205. #define S5P_HSI_MEM_OPTION 0x2E28
  206. #define S5P_G2D_ACP_MEM_OPTION 0x2E48
  207. #define S5P_USBOTG_MEM_OPTION 0x2E68
  208. #define S5P_HSMMC_MEM_OPTION 0x2E88
  209. #define S5P_CSSYS_MEM_OPTION 0x2EA8
  210. #define S5P_SECSS_MEM_OPTION 0x2EC8
  211. #define S5P_ROTATOR_MEM_OPTION 0x2F48
  212. /* Only for Exynos4412 */
  213. #define S5P_ARM_CORE2_LOWPWR 0x1020
  214. #define S5P_DIS_IRQ_CORE2 0x1024
  215. #define S5P_DIS_IRQ_CENTRAL2 0x1028
  216. #define S5P_ARM_CORE3_LOWPWR 0x1030
  217. #define S5P_DIS_IRQ_CORE3 0x1034
  218. #define S5P_DIS_IRQ_CENTRAL3 0x1038
  219. /* Only for Exynos3XXX */
  220. #define EXYNOS3_ARM_CORE0_SYS_PWR_REG 0x1000
  221. #define EXYNOS3_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG 0x1004
  222. #define EXYNOS3_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG 0x1008
  223. #define EXYNOS3_ARM_CORE1_SYS_PWR_REG 0x1010
  224. #define EXYNOS3_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG 0x1014
  225. #define EXYNOS3_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG 0x1018
  226. #define EXYNOS3_ISP_ARM_SYS_PWR_REG 0x1050
  227. #define EXYNOS3_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG 0x1054
  228. #define EXYNOS3_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG 0x1058
  229. #define EXYNOS3_ARM_COMMON_SYS_PWR_REG 0x1080
  230. #define EXYNOS3_ARM_L2_SYS_PWR_REG 0x10C0
  231. #define EXYNOS3_CMU_ACLKSTOP_SYS_PWR_REG 0x1100
  232. #define EXYNOS3_CMU_SCLKSTOP_SYS_PWR_REG 0x1104
  233. #define EXYNOS3_CMU_RESET_SYS_PWR_REG 0x110C
  234. #define EXYNOS3_CMU_ACLKSTOP_COREBLK_SYS_PWR_REG 0x1110
  235. #define EXYNOS3_CMU_SCLKSTOP_COREBLK_SYS_PWR_REG 0x1114
  236. #define EXYNOS3_CMU_RESET_COREBLK_SYS_PWR_REG 0x111C
  237. #define EXYNOS3_APLL_SYSCLK_SYS_PWR_REG 0x1120
  238. #define EXYNOS3_MPLL_SYSCLK_SYS_PWR_REG 0x1124
  239. #define EXYNOS3_VPLL_SYSCLK_SYS_PWR_REG 0x1128
  240. #define EXYNOS3_EPLL_SYSCLK_SYS_PWR_REG 0x112C
  241. #define EXYNOS3_MPLLUSER_SYSCLK_SYS_PWR_REG 0x1130
  242. #define EXYNOS3_BPLLUSER_SYSCLK_SYS_PWR_REG 0x1134
  243. #define EXYNOS3_EPLLUSER_SYSCLK_SYS_PWR_REG 0x1138
  244. #define EXYNOS3_CMU_CLKSTOP_CAM_SYS_PWR_REG 0x1140
  245. #define EXYNOS3_CMU_CLKSTOP_MFC_SYS_PWR_REG 0x1148
  246. #define EXYNOS3_CMU_CLKSTOP_G3D_SYS_PWR_REG 0x114C
  247. #define EXYNOS3_CMU_CLKSTOP_LCD0_SYS_PWR_REG 0x1150
  248. #define EXYNOS3_CMU_CLKSTOP_ISP_SYS_PWR_REG 0x1154
  249. #define EXYNOS3_CMU_CLKSTOP_MAUDIO_SYS_PWR_REG 0x1158
  250. #define EXYNOS3_CMU_RESET_CAM_SYS_PWR_REG 0x1160
  251. #define EXYNOS3_CMU_RESET_MFC_SYS_PWR_REG 0x1168
  252. #define EXYNOS3_CMU_RESET_G3D_SYS_PWR_REG 0x116C
  253. #define EXYNOS3_CMU_RESET_LCD0_SYS_PWR_REG 0x1170
  254. #define EXYNOS3_CMU_RESET_ISP_SYS_PWR_REG 0x1174
  255. #define EXYNOS3_CMU_RESET_MAUDIO_SYS_PWR_REG 0x1178
  256. #define EXYNOS3_TOP_BUS_SYS_PWR_REG 0x1180
  257. #define EXYNOS3_TOP_RETENTION_SYS_PWR_REG 0x1184
  258. #define EXYNOS3_TOP_PWR_SYS_PWR_REG 0x1188
  259. #define EXYNOS3_TOP_BUS_COREBLK_SYS_PWR_REG 0x1190
  260. #define EXYNOS3_TOP_RETENTION_COREBLK_SYS_PWR_REG 0x1194
  261. #define EXYNOS3_TOP_PWR_COREBLK_SYS_PWR_REG 0x1198
  262. #define EXYNOS3_LOGIC_RESET_SYS_PWR_REG 0x11A0
  263. #define EXYNOS3_OSCCLK_GATE_SYS_PWR_REG 0x11A4
  264. #define EXYNOS3_LOGIC_RESET_COREBLK_SYS_PWR_REG 0x11B0
  265. #define EXYNOS3_OSCCLK_GATE_COREBLK_SYS_PWR_REG 0x11B4
  266. #define EXYNOS3_PAD_RETENTION_DRAM_SYS_PWR_REG 0x1200
  267. #define EXYNOS3_PAD_RETENTION_MAUDIO_SYS_PWR_REG 0x1204
  268. #define EXYNOS3_PAD_RETENTION_SPI_SYS_PWR_REG 0x1208
  269. #define EXYNOS3_PAD_RETENTION_MMC2_SYS_PWR_REG 0x1218
  270. #define EXYNOS3_PAD_RETENTION_GPIO_SYS_PWR_REG 0x1220
  271. #define EXYNOS3_PAD_RETENTION_UART_SYS_PWR_REG 0x1224
  272. #define EXYNOS3_PAD_RETENTION_MMC0_SYS_PWR_REG 0x1228
  273. #define EXYNOS3_PAD_RETENTION_MMC1_SYS_PWR_REG 0x122C
  274. #define EXYNOS3_PAD_RETENTION_EBIA_SYS_PWR_REG 0x1230
  275. #define EXYNOS3_PAD_RETENTION_EBIB_SYS_PWR_REG 0x1234
  276. #define EXYNOS3_PAD_RETENTION_JTAG_SYS_PWR_REG 0x1238
  277. #define EXYNOS3_PAD_ISOLATION_SYS_PWR_REG 0x1240
  278. #define EXYNOS3_PAD_ALV_SEL_SYS_PWR_REG 0x1260
  279. #define EXYNOS3_XUSBXTI_SYS_PWR_REG 0x1280
  280. #define EXYNOS3_XXTI_SYS_PWR_REG 0x1284
  281. #define EXYNOS3_EXT_REGULATOR_SYS_PWR_REG 0x12C0
  282. #define EXYNOS3_EXT_REGULATOR_COREBLK_SYS_PWR_REG 0x12C4
  283. #define EXYNOS3_GPIO_MODE_SYS_PWR_REG 0x1300
  284. #define EXYNOS3_GPIO_MODE_MAUDIO_SYS_PWR_REG 0x1340
  285. #define EXYNOS3_TOP_ASB_RESET_SYS_PWR_REG 0x1344
  286. #define EXYNOS3_TOP_ASB_ISOLATION_SYS_PWR_REG 0x1348
  287. #define EXYNOS3_TOP_ASB_RESET_COREBLK_SYS_PWR_REG 0x1350
  288. #define EXYNOS3_TOP_ASB_ISOLATION_COREBLK_SYS_PWR_REG 0x1354
  289. #define EXYNOS3_CAM_SYS_PWR_REG 0x1380
  290. #define EXYNOS3_MFC_SYS_PWR_REG 0x1388
  291. #define EXYNOS3_G3D_SYS_PWR_REG 0x138C
  292. #define EXYNOS3_LCD0_SYS_PWR_REG 0x1390
  293. #define EXYNOS3_ISP_SYS_PWR_REG 0x1394
  294. #define EXYNOS3_MAUDIO_SYS_PWR_REG 0x1398
  295. #define EXYNOS3_DRAM_FREQ_DOWN_SYS_PWR_REG 0x13B0
  296. #define EXYNOS3_DDRPHY_DLLOFF_SYS_PWR_REG 0x13B4
  297. #define EXYNOS3_CMU_SYSCLK_ISP_SYS_PWR_REG 0x13B8
  298. #define EXYNOS3_LPDDR_PHY_DLL_LOCK_SYS_PWR_REG 0x13C0
  299. #define EXYNOS3_BPLL_SYSCLK_SYS_PWR_REG 0x13C4
  300. #define EXYNOS3_UPLL_SYSCLK_SYS_PWR_REG 0x13C8
  301. #define EXYNOS3_ARM_CORE0_OPTION 0x2008
  302. #define EXYNOS3_ARM_CORE_OPTION(_nr) \
  303. (EXYNOS3_ARM_CORE0_OPTION + ((_nr) * 0x80))
  304. #define EXYNOS3_ARM_COMMON_OPTION 0x2408
  305. #define EXYNOS3_ARM_L2_OPTION 0x2608
  306. #define EXYNOS3_TOP_PWR_OPTION 0x2C48
  307. #define EXYNOS3_CORE_TOP_PWR_OPTION 0x2CA8
  308. #define EXYNOS3_XUSBXTI_DURATION 0x341C
  309. #define EXYNOS3_XXTI_DURATION 0x343C
  310. #define EXYNOS3_EXT_REGULATOR_DURATION 0x361C
  311. #define EXYNOS3_EXT_REGULATOR_COREBLK_DURATION 0x363C
  312. #define XUSBXTI_DURATION 0x00000BB8
  313. #define XXTI_DURATION XUSBXTI_DURATION
  314. #define EXT_REGULATOR_DURATION 0x00001D4C
  315. #define EXT_REGULATOR_COREBLK_DURATION EXT_REGULATOR_DURATION
  316. /* for XXX_OPTION */
  317. #define EXYNOS3_OPTION_USE_SC_COUNTER (1 << 0)
  318. #define EXYNOS3_OPTION_USE_SC_FEEDBACK (1 << 1)
  319. #define EXYNOS3_OPTION_SKIP_DEACTIVATE_ACEACP_IN_PWDN (1 << 7)
  320. /* For Exynos5 */
  321. #define EXYNOS5_AUTO_WDTRESET_DISABLE 0x0408
  322. #define EXYNOS5_MASK_WDTRESET_REQUEST 0x040C
  323. #define EXYNOS5_USBDRD_PHY_CONTROL 0x0704
  324. #define EXYNOS5_DPTX_PHY_CONTROL 0x0720
  325. #define EXYNOS5_USE_RETENTION BIT(4)
  326. #define EXYNOS5_SYS_WDTRESET (1 << 20)
  327. #define EXYNOS5_ARM_CORE0_SYS_PWR_REG 0x1000
  328. #define EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG 0x1004
  329. #define EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG 0x1008
  330. #define EXYNOS5_ARM_CORE1_SYS_PWR_REG 0x1010
  331. #define EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG 0x1014
  332. #define EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG 0x1018
  333. #define EXYNOS5_FSYS_ARM_SYS_PWR_REG 0x1040
  334. #define EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG 0x1048
  335. #define EXYNOS5_ISP_ARM_SYS_PWR_REG 0x1050
  336. #define EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG 0x1054
  337. #define EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG 0x1058
  338. #define EXYNOS5_ARM_COMMON_SYS_PWR_REG 0x1080
  339. #define EXYNOS5_ARM_L2_SYS_PWR_REG 0x10C0
  340. #define EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG 0x1100
  341. #define EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG 0x1104
  342. #define EXYNOS5_CMU_RESET_SYS_PWR_REG 0x110C
  343. #define EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG 0x1120
  344. #define EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG 0x1124
  345. #define EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG 0x112C
  346. #define EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG 0x1130
  347. #define EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG 0x1134
  348. #define EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG 0x1138
  349. #define EXYNOS5_APLL_SYSCLK_SYS_PWR_REG 0x1140
  350. #define EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG 0x1144
  351. #define EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG 0x1148
  352. #define EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG 0x114C
  353. #define EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG 0x1150
  354. #define EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG 0x1154
  355. #define EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG 0x1164
  356. #define EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG 0x1170
  357. #define EXYNOS5_TOP_BUS_SYS_PWR_REG 0x1180
  358. #define EXYNOS5_TOP_RETENTION_SYS_PWR_REG 0x1184
  359. #define EXYNOS5_TOP_PWR_SYS_PWR_REG 0x1188
  360. #define EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG 0x1190
  361. #define EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG 0x1194
  362. #define EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG 0x1198
  363. #define EXYNOS5_LOGIC_RESET_SYS_PWR_REG 0x11A0
  364. #define EXYNOS5_OSCCLK_GATE_SYS_PWR_REG 0x11A4
  365. #define EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG 0x11B0
  366. #define EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG 0x11B4
  367. #define EXYNOS5_USBOTG_MEM_SYS_PWR_REG 0x11C0
  368. #define EXYNOS5_G2D_MEM_SYS_PWR_REG 0x11C8
  369. #define EXYNOS5_USBDRD_MEM_SYS_PWR_REG 0x11CC
  370. #define EXYNOS5_SDMMC_MEM_SYS_PWR_REG 0x11D0
  371. #define EXYNOS5_CSSYS_MEM_SYS_PWR_REG 0x11D4
  372. #define EXYNOS5_SECSS_MEM_SYS_PWR_REG 0x11D8
  373. #define EXYNOS5_ROTATOR_MEM_SYS_PWR_REG 0x11DC
  374. #define EXYNOS5_INTRAM_MEM_SYS_PWR_REG 0x11E0
  375. #define EXYNOS5_INTROM_MEM_SYS_PWR_REG 0x11E4
  376. #define EXYNOS5_JPEG_MEM_SYS_PWR_REG 0x11E8
  377. #define EXYNOS5_HSI_MEM_SYS_PWR_REG 0x11EC
  378. #define EXYNOS5_MCUIOP_MEM_SYS_PWR_REG 0x11F4
  379. #define EXYNOS5_SATA_MEM_SYS_PWR_REG 0x11FC
  380. #define EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG 0x1200
  381. #define EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG 0x1204
  382. #define EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG 0x1220
  383. #define EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG 0x1224
  384. #define EXYNOS5_PAD_RETENTION_MMCA_SYS_PWR_REG 0x1228
  385. #define EXYNOS5_PAD_RETENTION_MMCB_SYS_PWR_REG 0x122C
  386. #define EXYNOS5_PAD_RETENTION_EBIA_SYS_PWR_REG 0x1230
  387. #define EXYNOS5_PAD_RETENTION_EBIB_SYS_PWR_REG 0x1234
  388. #define EXYNOS5_PAD_RETENTION_SPI_SYS_PWR_REG 0x1238
  389. #define EXYNOS5_PAD_RETENTION_GPIO_SYSMEM_SYS_PWR_REG 0x123C
  390. #define EXYNOS5_PAD_ISOLATION_SYS_PWR_REG 0x1240
  391. #define EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG 0x1250
  392. #define EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG 0x1260
  393. #define EXYNOS5_XUSBXTI_SYS_PWR_REG 0x1280
  394. #define EXYNOS5_XXTI_SYS_PWR_REG 0x1284
  395. #define EXYNOS5_EXT_REGULATOR_SYS_PWR_REG 0x12C0
  396. #define EXYNOS5_GPIO_MODE_SYS_PWR_REG 0x1300
  397. #define EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG 0x1320
  398. #define EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG 0x1340
  399. #define EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG 0x1344
  400. #define EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG 0x1348
  401. #define EXYNOS5_GSCL_SYS_PWR_REG 0x1400
  402. #define EXYNOS5_ISP_SYS_PWR_REG 0x1404
  403. #define EXYNOS5_MFC_SYS_PWR_REG 0x1408
  404. #define EXYNOS5_G3D_SYS_PWR_REG 0x140C
  405. #define EXYNOS5_DISP1_SYS_PWR_REG 0x1414
  406. #define EXYNOS5_MAU_SYS_PWR_REG 0x1418
  407. #define EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG 0x1480
  408. #define EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG 0x1484
  409. #define EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG 0x1488
  410. #define EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG 0x148C
  411. #define EXYNOS5_CMU_CLKSTOP_DISP1_SYS_PWR_REG 0x1494
  412. #define EXYNOS5_CMU_CLKSTOP_MAU_SYS_PWR_REG 0x1498
  413. #define EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG 0x14C0
  414. #define EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG 0x14C4
  415. #define EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG 0x14C8
  416. #define EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG 0x14CC
  417. #define EXYNOS5_CMU_SYSCLK_DISP1_SYS_PWR_REG 0x14D4
  418. #define EXYNOS5_CMU_SYSCLK_MAU_SYS_PWR_REG 0x14D8
  419. #define EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG 0x1580
  420. #define EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG 0x1584
  421. #define EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG 0x1588
  422. #define EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG 0x158C
  423. #define EXYNOS5_CMU_RESET_DISP1_SYS_PWR_REG 0x1594
  424. #define EXYNOS5_CMU_RESET_MAU_SYS_PWR_REG 0x1598
  425. #define EXYNOS5_ARM_CORE0_OPTION 0x2008
  426. #define EXYNOS5_ARM_CORE1_OPTION 0x2088
  427. #define EXYNOS5_FSYS_ARM_OPTION 0x2208
  428. #define EXYNOS5_ISP_ARM_OPTION 0x2288
  429. #define EXYNOS5_ARM_COMMON_OPTION 0x2408
  430. #define EXYNOS5_ARM_L2_OPTION 0x2608
  431. #define EXYNOS5_TOP_PWR_OPTION 0x2C48
  432. #define EXYNOS5_TOP_PWR_SYSMEM_OPTION 0x2CC8
  433. #define EXYNOS5_JPEG_MEM_OPTION 0x2F48
  434. #define EXYNOS5_GSCL_OPTION 0x4008
  435. #define EXYNOS5_ISP_OPTION 0x4028
  436. #define EXYNOS5_MFC_OPTION 0x4048
  437. #define EXYNOS5_G3D_OPTION 0x4068
  438. #define EXYNOS5_DISP1_OPTION 0x40A8
  439. #define EXYNOS5_MAU_OPTION 0x40C8
  440. #define EXYNOS5_USE_SC_FEEDBACK (1 << 1)
  441. #define EXYNOS5_USE_SC_COUNTER (1 << 0)
  442. #define EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN (1 << 7)
  443. #define EXYNOS5_OPTION_USE_STANDBYWFE (1 << 24)
  444. #define EXYNOS5_OPTION_USE_STANDBYWFI (1 << 16)
  445. #define EXYNOS5_OPTION_USE_RETENTION (1 << 4)
  446. #define EXYNOS5420_SWRESET_KFC_SEL 0x3
  447. /* Only for Exynos5420 */
  448. #define EXYNOS5420_L2RSTDISABLE_VALUE BIT(3)
  449. #define EXYNOS5420_LPI_MASK 0x0004
  450. #define EXYNOS5420_LPI_MASK1 0x0008
  451. #define EXYNOS5420_UFS BIT(8)
  452. #define EXYNOS5420_ATB_KFC BIT(13)
  453. #define EXYNOS5420_ATB_ISP_ARM BIT(19)
  454. #define EXYNOS5420_EMULATION BIT(31)
  455. #define EXYNOS5420_ARM_INTR_SPREAD_ENABLE 0x0100
  456. #define EXYNOS5420_ARM_INTR_SPREAD_USE_STANDBYWFI 0x0104
  457. #define EXYNOS5420_UP_SCHEDULER 0x0120
  458. #define SPREAD_ENABLE 0xF
  459. #define SPREAD_USE_STANDWFI 0xF
  460. #define EXYNOS5420_KFC_CORE_RESET0 BIT(8)
  461. #define EXYNOS5420_KFC_ETM_RESET0 BIT(20)
  462. #define EXYNOS5420_KFC_CORE_RESET(_nr) \
  463. ((EXYNOS5420_KFC_CORE_RESET0 | EXYNOS5420_KFC_ETM_RESET0) << (_nr))
  464. #define EXYNOS5420_USBDRD1_PHY_CONTROL 0x0708
  465. #define EXYNOS5420_MIPI_PHY_CONTROL(n) (0x0714 + (n) * 4)
  466. #define EXYNOS5420_DPTX_PHY_CONTROL 0x0728
  467. #define EXYNOS5420_ARM_CORE2_SYS_PWR_REG 0x1020
  468. #define EXYNOS5420_DIS_IRQ_ARM_CORE2_LOCAL_SYS_PWR_REG 0x1024
  469. #define EXYNOS5420_DIS_IRQ_ARM_CORE2_CENTRAL_SYS_PWR_REG 0x1028
  470. #define EXYNOS5420_ARM_CORE3_SYS_PWR_REG 0x1030
  471. #define EXYNOS5420_DIS_IRQ_ARM_CORE3_LOCAL_SYS_PWR_REG 0x1034
  472. #define EXYNOS5420_DIS_IRQ_ARM_CORE3_CENTRAL_SYS_PWR_REG 0x1038
  473. #define EXYNOS5420_KFC_CORE0_SYS_PWR_REG 0x1040
  474. #define EXYNOS5420_DIS_IRQ_KFC_CORE0_LOCAL_SYS_PWR_REG 0x1044
  475. #define EXYNOS5420_DIS_IRQ_KFC_CORE0_CENTRAL_SYS_PWR_REG 0x1048
  476. #define EXYNOS5420_KFC_CORE1_SYS_PWR_REG 0x1050
  477. #define EXYNOS5420_DIS_IRQ_KFC_CORE1_LOCAL_SYS_PWR_REG 0x1054
  478. #define EXYNOS5420_DIS_IRQ_KFC_CORE1_CENTRAL_SYS_PWR_REG 0x1058
  479. #define EXYNOS5420_KFC_CORE2_SYS_PWR_REG 0x1060
  480. #define EXYNOS5420_DIS_IRQ_KFC_CORE2_LOCAL_SYS_PWR_REG 0x1064
  481. #define EXYNOS5420_DIS_IRQ_KFC_CORE2_CENTRAL_SYS_PWR_REG 0x1068
  482. #define EXYNOS5420_KFC_CORE3_SYS_PWR_REG 0x1070
  483. #define EXYNOS5420_DIS_IRQ_KFC_CORE3_LOCAL_SYS_PWR_REG 0x1074
  484. #define EXYNOS5420_DIS_IRQ_KFC_CORE3_CENTRAL_SYS_PWR_REG 0x1078
  485. #define EXYNOS5420_ISP_ARM_SYS_PWR_REG 0x1090
  486. #define EXYNOS5420_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG 0x1094
  487. #define EXYNOS5420_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG 0x1098
  488. #define EXYNOS5420_ARM_COMMON_SYS_PWR_REG 0x10A0
  489. #define EXYNOS5420_KFC_COMMON_SYS_PWR_REG 0x10B0
  490. #define EXYNOS5420_KFC_L2_SYS_PWR_REG 0x10D0
  491. #define EXYNOS5420_DPLL_SYSCLK_SYS_PWR_REG 0x1158
  492. #define EXYNOS5420_IPLL_SYSCLK_SYS_PWR_REG 0x115C
  493. #define EXYNOS5420_KPLL_SYSCLK_SYS_PWR_REG 0x1160
  494. #define EXYNOS5420_RPLL_SYSCLK_SYS_PWR_REG 0x1174
  495. #define EXYNOS5420_SPLL_SYSCLK_SYS_PWR_REG 0x1178
  496. #define EXYNOS5420_INTRAM_MEM_SYS_PWR_REG 0x11B8
  497. #define EXYNOS5420_INTROM_MEM_SYS_PWR_REG 0x11BC
  498. #define EXYNOS5420_PAD_RETENTION_JTAG_SYS_PWR_REG 0x1208
  499. #define EXYNOS5420_PAD_RETENTION_DRAM_SYS_PWR_REG 0x1210
  500. #define EXYNOS5420_PAD_RETENTION_UART_SYS_PWR_REG 0x1214
  501. #define EXYNOS5420_PAD_RETENTION_MMC0_SYS_PWR_REG 0x1218
  502. #define EXYNOS5420_PAD_RETENTION_MMC1_SYS_PWR_REG 0x121C
  503. #define EXYNOS5420_PAD_RETENTION_MMC2_SYS_PWR_REG 0x1220
  504. #define EXYNOS5420_PAD_RETENTION_HSI_SYS_PWR_REG 0x1224
  505. #define EXYNOS5420_PAD_RETENTION_EBIA_SYS_PWR_REG 0x1228
  506. #define EXYNOS5420_PAD_RETENTION_EBIB_SYS_PWR_REG 0x122C
  507. #define EXYNOS5420_PAD_RETENTION_SPI_SYS_PWR_REG 0x1230
  508. #define EXYNOS5420_PAD_RETENTION_DRAM_COREBLK_SYS_PWR_REG 0x1234
  509. #define EXYNOS5420_DISP1_SYS_PWR_REG 0x1410
  510. #define EXYNOS5420_MAU_SYS_PWR_REG 0x1414
  511. #define EXYNOS5420_G2D_SYS_PWR_REG 0x1418
  512. #define EXYNOS5420_MSC_SYS_PWR_REG 0x141C
  513. #define EXYNOS5420_FSYS_SYS_PWR_REG 0x1420
  514. #define EXYNOS5420_FSYS2_SYS_PWR_REG 0x1424
  515. #define EXYNOS5420_PSGEN_SYS_PWR_REG 0x1428
  516. #define EXYNOS5420_PERIC_SYS_PWR_REG 0x142C
  517. #define EXYNOS5420_WCORE_SYS_PWR_REG 0x1430
  518. #define EXYNOS5420_CMU_CLKSTOP_DISP1_SYS_PWR_REG 0x1490
  519. #define EXYNOS5420_CMU_CLKSTOP_MAU_SYS_PWR_REG 0x1494
  520. #define EXYNOS5420_CMU_CLKSTOP_G2D_SYS_PWR_REG 0x1498
  521. #define EXYNOS5420_CMU_CLKSTOP_MSC_SYS_PWR_REG 0x149C
  522. #define EXYNOS5420_CMU_CLKSTOP_FSYS_SYS_PWR_REG 0x14A0
  523. #define EXYNOS5420_CMU_CLKSTOP_FSYS2_SYS_PWR_REG 0x14A4
  524. #define EXYNOS5420_CMU_CLKSTOP_PSGEN_SYS_PWR_REG 0x14A8
  525. #define EXYNOS5420_CMU_CLKSTOP_PERIC_SYS_PWR_REG 0x14AC
  526. #define EXYNOS5420_CMU_CLKSTOP_WCORE_SYS_PWR_REG 0x14B0
  527. #define EXYNOS5420_CMU_SYSCLK_TOPPWR_SYS_PWR_REG 0x14BC
  528. #define EXYNOS5420_CMU_SYSCLK_DISP1_SYS_PWR_REG 0x14D0
  529. #define EXYNOS5420_CMU_SYSCLK_MAU_SYS_PWR_REG 0x14D4
  530. #define EXYNOS5420_CMU_SYSCLK_G2D_SYS_PWR_REG 0x14D8
  531. #define EXYNOS5420_CMU_SYSCLK_MSC_SYS_PWR_REG 0x14DC
  532. #define EXYNOS5420_CMU_SYSCLK_FSYS_SYS_PWR_REG 0x14E0
  533. #define EXYNOS5420_CMU_SYSCLK_FSYS2_SYS_PWR_REG 0x14E4
  534. #define EXYNOS5420_CMU_SYSCLK_PSGEN_SYS_PWR_REG 0x14E8
  535. #define EXYNOS5420_CMU_SYSCLK_PERIC_SYS_PWR_REG 0x14EC
  536. #define EXYNOS5420_CMU_SYSCLK_WCORE_SYS_PWR_REG 0x14F0
  537. #define EXYNOS5420_CMU_SYSCLK_SYSMEM_TOPPWR_SYS_PWR_REG 0x14F4
  538. #define EXYNOS5420_CMU_RESET_FSYS2_SYS_PWR_REG 0x1570
  539. #define EXYNOS5420_CMU_RESET_PSGEN_SYS_PWR_REG 0x1574
  540. #define EXYNOS5420_CMU_RESET_PERIC_SYS_PWR_REG 0x1578
  541. #define EXYNOS5420_CMU_RESET_WCORE_SYS_PWR_REG 0x157C
  542. #define EXYNOS5420_CMU_RESET_DISP1_SYS_PWR_REG 0x1590
  543. #define EXYNOS5420_CMU_RESET_MAU_SYS_PWR_REG 0x1594
  544. #define EXYNOS5420_CMU_RESET_G2D_SYS_PWR_REG 0x1598
  545. #define EXYNOS5420_CMU_RESET_MSC_SYS_PWR_REG 0x159C
  546. #define EXYNOS5420_CMU_RESET_FSYS_SYS_PWR_REG 0x15A0
  547. #define EXYNOS5420_SFR_AXI_CGDIS1 0x15E4
  548. #define EXYNOS5420_ARM_COMMON_OPTION 0x2508
  549. #define EXYNOS5420_KFC_COMMON_OPTION 0x2588
  550. #define EXYNOS5420_LOGIC_RESET_DURATION3 0x2D1C
  551. #define EXYNOS5420_PAD_RET_GPIO_OPTION 0x30C8
  552. #define EXYNOS5420_PAD_RET_UART_OPTION 0x30E8
  553. #define EXYNOS5420_PAD_RET_MMCA_OPTION 0x3108
  554. #define EXYNOS5420_PAD_RET_MMCB_OPTION 0x3128
  555. #define EXYNOS5420_PAD_RET_MMCC_OPTION 0x3148
  556. #define EXYNOS5420_PAD_RET_HSI_OPTION 0x3168
  557. #define EXYNOS5420_PAD_RET_SPI_OPTION 0x31C8
  558. #define EXYNOS5420_PAD_RET_DRAM_COREBLK_OPTION 0x31E8
  559. #define EXYNOS_PAD_RET_DRAM_OPTION 0x3008
  560. #define EXYNOS_PAD_RET_MAUDIO_OPTION 0x3028
  561. #define EXYNOS_PAD_RET_JTAG_OPTION 0x3048
  562. #define EXYNOS_PAD_RET_EBIA_OPTION 0x3188
  563. #define EXYNOS_PAD_RET_EBIB_OPTION 0x31A8
  564. #define EXYNOS5420_FSYS2_OPTION 0x4168
  565. #define EXYNOS5420_PSGEN_OPTION 0x4188
  566. #define EXYNOS5420_ARM_USE_STANDBY_WFI0 BIT(4)
  567. #define EXYNOS5420_ARM_USE_STANDBY_WFI1 BIT(5)
  568. #define EXYNOS5420_ARM_USE_STANDBY_WFI2 BIT(6)
  569. #define EXYNOS5420_ARM_USE_STANDBY_WFI3 BIT(7)
  570. #define EXYNOS5420_KFC_USE_STANDBY_WFI0 BIT(8)
  571. #define EXYNOS5420_KFC_USE_STANDBY_WFI1 BIT(9)
  572. #define EXYNOS5420_KFC_USE_STANDBY_WFI2 BIT(10)
  573. #define EXYNOS5420_KFC_USE_STANDBY_WFI3 BIT(11)
  574. #define EXYNOS5420_ARM_USE_STANDBY_WFE0 BIT(16)
  575. #define EXYNOS5420_ARM_USE_STANDBY_WFE1 BIT(17)
  576. #define EXYNOS5420_ARM_USE_STANDBY_WFE2 BIT(18)
  577. #define EXYNOS5420_ARM_USE_STANDBY_WFE3 BIT(19)
  578. #define EXYNOS5420_KFC_USE_STANDBY_WFE0 BIT(20)
  579. #define EXYNOS5420_KFC_USE_STANDBY_WFE1 BIT(21)
  580. #define EXYNOS5420_KFC_USE_STANDBY_WFE2 BIT(22)
  581. #define EXYNOS5420_KFC_USE_STANDBY_WFE3 BIT(23)
  582. #define DUR_WAIT_RESET 0xF
  583. #define EXYNOS5420_USE_STANDBY_WFI_ALL (EXYNOS5420_ARM_USE_STANDBY_WFI0 \
  584. | EXYNOS5420_ARM_USE_STANDBY_WFI1 \
  585. | EXYNOS5420_ARM_USE_STANDBY_WFI2 \
  586. | EXYNOS5420_ARM_USE_STANDBY_WFI3 \
  587. | EXYNOS5420_KFC_USE_STANDBY_WFI0 \
  588. | EXYNOS5420_KFC_USE_STANDBY_WFI1 \
  589. | EXYNOS5420_KFC_USE_STANDBY_WFI2 \
  590. | EXYNOS5420_KFC_USE_STANDBY_WFI3)
  591. /* For Exynos5433 */
  592. #define EXYNOS5433_EINT_WAKEUP_MASK (0x060C)
  593. #define EXYNOS5433_USBHOST30_PHY_CONTROL (0x0728)
  594. #define EXYNOS5433_PAD_RETENTION_AUD_OPTION (0x3028)
  595. #define EXYNOS5433_PAD_RETENTION_MMC2_OPTION (0x30C8)
  596. #define EXYNOS5433_PAD_RETENTION_TOP_OPTION (0x3108)
  597. #define EXYNOS5433_PAD_RETENTION_UART_OPTION (0x3128)
  598. #define EXYNOS5433_PAD_RETENTION_MMC0_OPTION (0x3148)
  599. #define EXYNOS5433_PAD_RETENTION_MMC1_OPTION (0x3168)
  600. #define EXYNOS5433_PAD_RETENTION_EBIA_OPTION (0x3188)
  601. #define EXYNOS5433_PAD_RETENTION_EBIB_OPTION (0x31A8)
  602. #define EXYNOS5433_PAD_RETENTION_SPI_OPTION (0x31C8)
  603. #define EXYNOS5433_PAD_RETENTION_MIF_OPTION (0x31E8)
  604. #define EXYNOS5433_PAD_RETENTION_USBXTI_OPTION (0x3228)
  605. #define EXYNOS5433_PAD_RETENTION_BOOTLDO_OPTION (0x3248)
  606. #define EXYNOS5433_PAD_RETENTION_UFS_OPTION (0x3268)
  607. #define EXYNOS5433_PAD_RETENTION_FSYSGENIO_OPTION (0x32A8)
  608. #endif /* __LINUX_SOC_EXYNOS_REGS_PMU_H */