cpu.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * IXP4XX cpu type detection
  4. *
  5. * Copyright (C) 2007 MontaVista Software, Inc.
  6. */
  7. #ifndef __SOC_IXP4XX_CPU_H__
  8. #define __SOC_IXP4XX_CPU_H__
  9. #include <linux/io.h>
  10. #include <linux/regmap.h>
  11. #ifdef CONFIG_ARM
  12. #include <asm/cputype.h>
  13. #endif
  14. /* Processor id value in CP15 Register 0 */
  15. #define IXP42X_PROCESSOR_ID_VALUE 0x690541c0 /* including unused 0x690541Ex */
  16. #define IXP42X_PROCESSOR_ID_MASK 0xffffffc0
  17. #define IXP43X_PROCESSOR_ID_VALUE 0x69054040
  18. #define IXP43X_PROCESSOR_ID_MASK 0xfffffff0
  19. #define IXP46X_PROCESSOR_ID_VALUE 0x69054200 /* including IXP455 */
  20. #define IXP46X_PROCESSOR_ID_MASK 0xfffffff0
  21. /* Feature register in the expansion bus controller */
  22. #define IXP4XX_EXP_CNFG2 0x2c
  23. /* "fuse" bits of IXP_EXP_CFG2 */
  24. /* All IXP4xx CPUs */
  25. #define IXP4XX_FEATURE_RCOMP (1 << 0)
  26. #define IXP4XX_FEATURE_USB_DEVICE (1 << 1)
  27. #define IXP4XX_FEATURE_HASH (1 << 2)
  28. #define IXP4XX_FEATURE_AES (1 << 3)
  29. #define IXP4XX_FEATURE_DES (1 << 4)
  30. #define IXP4XX_FEATURE_HDLC (1 << 5)
  31. #define IXP4XX_FEATURE_AAL (1 << 6)
  32. #define IXP4XX_FEATURE_HSS (1 << 7)
  33. #define IXP4XX_FEATURE_UTOPIA (1 << 8)
  34. #define IXP4XX_FEATURE_NPEB_ETH0 (1 << 9)
  35. #define IXP4XX_FEATURE_NPEC_ETH (1 << 10)
  36. #define IXP4XX_FEATURE_RESET_NPEA (1 << 11)
  37. #define IXP4XX_FEATURE_RESET_NPEB (1 << 12)
  38. #define IXP4XX_FEATURE_RESET_NPEC (1 << 13)
  39. #define IXP4XX_FEATURE_PCI (1 << 14)
  40. #define IXP4XX_FEATURE_UTOPIA_PHY_LIMIT (3 << 16)
  41. #define IXP4XX_FEATURE_XSCALE_MAX_FREQ (3 << 22)
  42. #define IXP42X_FEATURE_MASK (IXP4XX_FEATURE_RCOMP | \
  43. IXP4XX_FEATURE_USB_DEVICE | \
  44. IXP4XX_FEATURE_HASH | \
  45. IXP4XX_FEATURE_AES | \
  46. IXP4XX_FEATURE_DES | \
  47. IXP4XX_FEATURE_HDLC | \
  48. IXP4XX_FEATURE_AAL | \
  49. IXP4XX_FEATURE_HSS | \
  50. IXP4XX_FEATURE_UTOPIA | \
  51. IXP4XX_FEATURE_NPEB_ETH0 | \
  52. IXP4XX_FEATURE_NPEC_ETH | \
  53. IXP4XX_FEATURE_RESET_NPEA | \
  54. IXP4XX_FEATURE_RESET_NPEB | \
  55. IXP4XX_FEATURE_RESET_NPEC | \
  56. IXP4XX_FEATURE_PCI | \
  57. IXP4XX_FEATURE_UTOPIA_PHY_LIMIT | \
  58. IXP4XX_FEATURE_XSCALE_MAX_FREQ)
  59. /* IXP43x/46x CPUs */
  60. #define IXP4XX_FEATURE_ECC_TIMESYNC (1 << 15)
  61. #define IXP4XX_FEATURE_USB_HOST (1 << 18)
  62. #define IXP4XX_FEATURE_NPEA_ETH (1 << 19)
  63. #define IXP43X_FEATURE_MASK (IXP42X_FEATURE_MASK | \
  64. IXP4XX_FEATURE_ECC_TIMESYNC | \
  65. IXP4XX_FEATURE_USB_HOST | \
  66. IXP4XX_FEATURE_NPEA_ETH)
  67. /* IXP46x CPU (including IXP455) only */
  68. #define IXP4XX_FEATURE_NPEB_ETH_1_TO_3 (1 << 20)
  69. #define IXP4XX_FEATURE_RSA (1 << 21)
  70. #define IXP46X_FEATURE_MASK (IXP43X_FEATURE_MASK | \
  71. IXP4XX_FEATURE_NPEB_ETH_1_TO_3 | \
  72. IXP4XX_FEATURE_RSA)
  73. #ifdef CONFIG_ARCH_IXP4XX
  74. #define cpu_is_ixp42x_rev_a0() ((read_cpuid_id() & (IXP42X_PROCESSOR_ID_MASK | 0xF)) == \
  75. IXP42X_PROCESSOR_ID_VALUE)
  76. #define cpu_is_ixp42x() ((read_cpuid_id() & IXP42X_PROCESSOR_ID_MASK) == \
  77. IXP42X_PROCESSOR_ID_VALUE)
  78. #define cpu_is_ixp43x() ((read_cpuid_id() & IXP43X_PROCESSOR_ID_MASK) == \
  79. IXP43X_PROCESSOR_ID_VALUE)
  80. #define cpu_is_ixp46x() ((read_cpuid_id() & IXP46X_PROCESSOR_ID_MASK) == \
  81. IXP46X_PROCESSOR_ID_VALUE)
  82. static inline u32 cpu_ixp4xx_features(struct regmap *rmap)
  83. {
  84. u32 val;
  85. regmap_read(rmap, IXP4XX_EXP_CNFG2, &val);
  86. /* For some reason this register is inverted */
  87. val = ~val;
  88. if (cpu_is_ixp42x_rev_a0())
  89. return IXP42X_FEATURE_MASK & ~(IXP4XX_FEATURE_RCOMP |
  90. IXP4XX_FEATURE_AES);
  91. if (cpu_is_ixp42x())
  92. return val & IXP42X_FEATURE_MASK;
  93. if (cpu_is_ixp43x())
  94. return val & IXP43X_FEATURE_MASK;
  95. return val & IXP46X_FEATURE_MASK;
  96. }
  97. #else
  98. #define cpu_is_ixp42x_rev_a0() 0
  99. #define cpu_is_ixp42x() 0
  100. #define cpu_is_ixp43x() 0
  101. #define cpu_is_ixp46x() 0
  102. static inline u32 cpu_ixp4xx_features(struct regmap *rmap)
  103. {
  104. return 0;
  105. }
  106. #endif
  107. #endif /* _ASM_ARCH_CPU_H */