eth_common.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
  2. /* QLogic qed NIC Driver
  3. * Copyright (c) 2015-2017 QLogic Corporation
  4. * Copyright (c) 2019-2020 Marvell International Ltd.
  5. */
  6. #ifndef __ETH_COMMON__
  7. #define __ETH_COMMON__
  8. /********************/
  9. /* ETH FW CONSTANTS */
  10. /********************/
  11. #define ETH_HSI_VER_MAJOR 3
  12. #define ETH_HSI_VER_MINOR 11
  13. #define ETH_HSI_VER_NO_PKT_LEN_TUNN 5
  14. /* Maximum number of pinned L2 connections (CIDs) */
  15. #define ETH_PINNED_CONN_MAX_NUM 32
  16. #define ETH_CACHE_LINE_SIZE 64
  17. #define ETH_RX_CQE_GAP 32
  18. #define ETH_MAX_RAMROD_PER_CON 8
  19. #define ETH_TX_BD_PAGE_SIZE_BYTES 4096
  20. #define ETH_RX_BD_PAGE_SIZE_BYTES 4096
  21. #define ETH_RX_CQE_PAGE_SIZE_BYTES 4096
  22. #define ETH_RX_NUM_NEXT_PAGE_BDS 2
  23. #define ETH_MAX_TUNN_LSO_INNER_IPV4_OFFSET 253
  24. #define ETH_MAX_TUNN_LSO_INNER_IPV6_OFFSET 251
  25. #define ETH_TX_MIN_BDS_PER_NON_LSO_PKT 1
  26. #define ETH_TX_MAX_BDS_PER_NON_LSO_PACKET 18
  27. #define ETH_TX_MAX_BDS_PER_LSO_PACKET 255
  28. #define ETH_TX_MAX_LSO_HDR_NBD 4
  29. #define ETH_TX_MIN_BDS_PER_LSO_PKT 3
  30. #define ETH_TX_MIN_BDS_PER_TUNN_IPV6_WITH_EXT_PKT 3
  31. #define ETH_TX_MIN_BDS_PER_IPV6_WITH_EXT_PKT 2
  32. #define ETH_TX_MIN_BDS_PER_PKT_W_LOOPBACK_MODE 2
  33. #define ETH_TX_MIN_BDS_PER_PKT_W_VPORT_FORWARDING 4
  34. #define ETH_TX_MAX_NON_LSO_PKT_LEN (9700 - (4 + 4 + 12 + 8))
  35. #define ETH_TX_MAX_LSO_HDR_BYTES 510
  36. #define ETH_TX_LSO_WINDOW_BDS_NUM (18 - 1)
  37. #define ETH_TX_LSO_WINDOW_MIN_LEN 9700
  38. #define ETH_TX_MAX_LSO_PAYLOAD_LEN 0xFE000
  39. #define ETH_TX_NUM_SAME_AS_LAST_ENTRIES 320
  40. #define ETH_TX_INACTIVE_SAME_AS_LAST 0xFFFF
  41. #define ETH_NUM_STATISTIC_COUNTERS MAX_NUM_VPORTS
  42. #define ETH_NUM_STATISTIC_COUNTERS_DOUBLE_VF_ZONE \
  43. (ETH_NUM_STATISTIC_COUNTERS - MAX_NUM_VFS / 2)
  44. #define ETH_NUM_STATISTIC_COUNTERS_QUAD_VF_ZONE \
  45. (ETH_NUM_STATISTIC_COUNTERS - 3 * MAX_NUM_VFS / 4)
  46. #define ETH_RX_MAX_BUFF_PER_PKT 5
  47. #define ETH_RX_BD_THRESHOLD 16
  48. /* Num of MAC/VLAN filters */
  49. #define ETH_NUM_MAC_FILTERS 512
  50. #define ETH_NUM_VLAN_FILTERS 512
  51. /* Approx. multicast constants */
  52. #define ETH_MULTICAST_BIN_FROM_MAC_SEED 0
  53. #define ETH_MULTICAST_MAC_BINS 256
  54. #define ETH_MULTICAST_MAC_BINS_IN_REGS (ETH_MULTICAST_MAC_BINS / 32)
  55. /* Ethernet vport update constants */
  56. #define ETH_FILTER_RULES_COUNT 10
  57. #define ETH_RSS_IND_TABLE_ENTRIES_NUM 128
  58. #define ETH_RSS_IND_TABLE_MASK_SIZE_REGS (ETH_RSS_IND_TABLE_ENTRIES_NUM / 32)
  59. #define ETH_RSS_KEY_SIZE_REGS 10
  60. #define ETH_RSS_ENGINE_NUM_K2 207
  61. #define ETH_RSS_ENGINE_NUM_BB 127
  62. /* TPA constants */
  63. #define ETH_TPA_MAX_AGGS_NUM 64
  64. #define ETH_TPA_CQE_START_BW_LEN_LIST_SIZE 2
  65. #define ETH_TPA_CQE_CONT_LEN_LIST_SIZE 6
  66. #define ETH_TPA_CQE_END_LEN_LIST_SIZE 4
  67. /* Control frame check constants */
  68. #define ETH_CTL_FRAME_ETH_TYPE_NUM 4
  69. /* GFS constants */
  70. #define ETH_GFT_TRASHCAN_VPORT 0x1FF /* GFT drop flow vport number */
  71. /* Destination port mode */
  72. enum dst_port_mode {
  73. DST_PORT_PHY,
  74. DST_PORT_LOOPBACK,
  75. DST_PORT_PHY_LOOPBACK,
  76. DST_PORT_DROP,
  77. MAX_DST_PORT_MODE
  78. };
  79. /* Ethernet address type */
  80. enum eth_addr_type {
  81. BROADCAST_ADDRESS,
  82. MULTICAST_ADDRESS,
  83. UNICAST_ADDRESS,
  84. UNKNOWN_ADDRESS,
  85. MAX_ETH_ADDR_TYPE
  86. };
  87. struct eth_tx_1st_bd_flags {
  88. u8 bitfields;
  89. #define ETH_TX_1ST_BD_FLAGS_START_BD_MASK 0x1
  90. #define ETH_TX_1ST_BD_FLAGS_START_BD_SHIFT 0
  91. #define ETH_TX_1ST_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
  92. #define ETH_TX_1ST_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 1
  93. #define ETH_TX_1ST_BD_FLAGS_IP_CSUM_MASK 0x1
  94. #define ETH_TX_1ST_BD_FLAGS_IP_CSUM_SHIFT 2
  95. #define ETH_TX_1ST_BD_FLAGS_L4_CSUM_MASK 0x1
  96. #define ETH_TX_1ST_BD_FLAGS_L4_CSUM_SHIFT 3
  97. #define ETH_TX_1ST_BD_FLAGS_VLAN_INSERTION_MASK 0x1
  98. #define ETH_TX_1ST_BD_FLAGS_VLAN_INSERTION_SHIFT 4
  99. #define ETH_TX_1ST_BD_FLAGS_LSO_MASK 0x1
  100. #define ETH_TX_1ST_BD_FLAGS_LSO_SHIFT 5
  101. #define ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_MASK 0x1
  102. #define ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_SHIFT 6
  103. #define ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_MASK 0x1
  104. #define ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_SHIFT 7
  105. };
  106. /* The parsing information data fo rthe first tx bd of a given packet */
  107. struct eth_tx_data_1st_bd {
  108. __le16 vlan;
  109. u8 nbds;
  110. struct eth_tx_1st_bd_flags bd_flags;
  111. __le16 bitfields;
  112. #define ETH_TX_DATA_1ST_BD_TUNN_FLAG_MASK 0x1
  113. #define ETH_TX_DATA_1ST_BD_TUNN_FLAG_SHIFT 0
  114. #define ETH_TX_DATA_1ST_BD_RESERVED0_MASK 0x1
  115. #define ETH_TX_DATA_1ST_BD_RESERVED0_SHIFT 1
  116. #define ETH_TX_DATA_1ST_BD_PKT_LEN_MASK 0x3FFF
  117. #define ETH_TX_DATA_1ST_BD_PKT_LEN_SHIFT 2
  118. };
  119. /* The parsing information data for the second tx bd of a given packet */
  120. struct eth_tx_data_2nd_bd {
  121. __le16 tunn_ip_size;
  122. __le16 bitfields1;
  123. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_MASK 0xF
  124. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_SHIFT 0
  125. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_MASK 0x3
  126. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_SHIFT 4
  127. #define ETH_TX_DATA_2ND_BD_DST_PORT_MODE_MASK 0x3
  128. #define ETH_TX_DATA_2ND_BD_DST_PORT_MODE_SHIFT 6
  129. #define ETH_TX_DATA_2ND_BD_START_BD_MASK 0x1
  130. #define ETH_TX_DATA_2ND_BD_START_BD_SHIFT 8
  131. #define ETH_TX_DATA_2ND_BD_TUNN_TYPE_MASK 0x3
  132. #define ETH_TX_DATA_2ND_BD_TUNN_TYPE_SHIFT 9
  133. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_IPV6_MASK 0x1
  134. #define ETH_TX_DATA_2ND_BD_TUNN_INNER_IPV6_SHIFT 11
  135. #define ETH_TX_DATA_2ND_BD_IPV6_EXT_MASK 0x1
  136. #define ETH_TX_DATA_2ND_BD_IPV6_EXT_SHIFT 12
  137. #define ETH_TX_DATA_2ND_BD_TUNN_IPV6_EXT_MASK 0x1
  138. #define ETH_TX_DATA_2ND_BD_TUNN_IPV6_EXT_SHIFT 13
  139. #define ETH_TX_DATA_2ND_BD_L4_UDP_MASK 0x1
  140. #define ETH_TX_DATA_2ND_BD_L4_UDP_SHIFT 14
  141. #define ETH_TX_DATA_2ND_BD_L4_PSEUDO_CSUM_MODE_MASK 0x1
  142. #define ETH_TX_DATA_2ND_BD_L4_PSEUDO_CSUM_MODE_SHIFT 15
  143. __le16 bitfields2;
  144. #define ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_MASK 0x1FFF
  145. #define ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_SHIFT 0
  146. #define ETH_TX_DATA_2ND_BD_RESERVED0_MASK 0x7
  147. #define ETH_TX_DATA_2ND_BD_RESERVED0_SHIFT 13
  148. };
  149. /* Firmware data for L2-EDPM packet */
  150. struct eth_edpm_fw_data {
  151. struct eth_tx_data_1st_bd data_1st_bd;
  152. struct eth_tx_data_2nd_bd data_2nd_bd;
  153. __le32 reserved;
  154. };
  155. /* Tunneling parsing flags */
  156. struct eth_tunnel_parsing_flags {
  157. u8 flags;
  158. #define ETH_TUNNEL_PARSING_FLAGS_TYPE_MASK 0x3
  159. #define ETH_TUNNEL_PARSING_FLAGS_TYPE_SHIFT 0
  160. #define ETH_TUNNEL_PARSING_FLAGS_TENNANT_ID_EXIST_MASK 0x1
  161. #define ETH_TUNNEL_PARSING_FLAGS_TENNANT_ID_EXIST_SHIFT 2
  162. #define ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_MASK 0x3
  163. #define ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_SHIFT 3
  164. #define ETH_TUNNEL_PARSING_FLAGS_FIRSTHDRIPMATCH_MASK 0x1
  165. #define ETH_TUNNEL_PARSING_FLAGS_FIRSTHDRIPMATCH_SHIFT 5
  166. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_FRAGMENT_MASK 0x1
  167. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_FRAGMENT_SHIFT 6
  168. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_OPTIONS_MASK 0x1
  169. #define ETH_TUNNEL_PARSING_FLAGS_IPV4_OPTIONS_SHIFT 7
  170. };
  171. /* PMD flow control bits */
  172. struct eth_pmd_flow_flags {
  173. u8 flags;
  174. #define ETH_PMD_FLOW_FLAGS_VALID_MASK 0x1
  175. #define ETH_PMD_FLOW_FLAGS_VALID_SHIFT 0
  176. #define ETH_PMD_FLOW_FLAGS_TOGGLE_MASK 0x1
  177. #define ETH_PMD_FLOW_FLAGS_TOGGLE_SHIFT 1
  178. #define ETH_PMD_FLOW_FLAGS_RESERVED_MASK 0x3F
  179. #define ETH_PMD_FLOW_FLAGS_RESERVED_SHIFT 2
  180. };
  181. /* Regular ETH Rx FP CQE */
  182. struct eth_fast_path_rx_reg_cqe {
  183. u8 type;
  184. u8 bitfields;
  185. #define ETH_FAST_PATH_RX_REG_CQE_RSS_HASH_TYPE_MASK 0x7
  186. #define ETH_FAST_PATH_RX_REG_CQE_RSS_HASH_TYPE_SHIFT 0
  187. #define ETH_FAST_PATH_RX_REG_CQE_TC_MASK 0xF
  188. #define ETH_FAST_PATH_RX_REG_CQE_TC_SHIFT 3
  189. #define ETH_FAST_PATH_RX_REG_CQE_RESERVED0_MASK 0x1
  190. #define ETH_FAST_PATH_RX_REG_CQE_RESERVED0_SHIFT 7
  191. __le16 pkt_len;
  192. struct parsing_and_err_flags pars_flags;
  193. __le16 vlan_tag;
  194. __le32 rss_hash;
  195. __le16 len_on_first_bd;
  196. u8 placement_offset;
  197. struct eth_tunnel_parsing_flags tunnel_pars_flags;
  198. u8 bd_num;
  199. u8 reserved;
  200. __le16 reserved2;
  201. __le32 flow_id_or_resource_id;
  202. u8 reserved1[7];
  203. struct eth_pmd_flow_flags pmd_flags;
  204. };
  205. /* TPA-continue ETH Rx FP CQE */
  206. struct eth_fast_path_rx_tpa_cont_cqe {
  207. u8 type;
  208. u8 tpa_agg_index;
  209. __le16 len_list[ETH_TPA_CQE_CONT_LEN_LIST_SIZE];
  210. u8 reserved;
  211. u8 reserved1;
  212. __le16 reserved2[ETH_TPA_CQE_CONT_LEN_LIST_SIZE];
  213. u8 reserved3[3];
  214. struct eth_pmd_flow_flags pmd_flags;
  215. };
  216. /* TPA-end ETH Rx FP CQE */
  217. struct eth_fast_path_rx_tpa_end_cqe {
  218. u8 type;
  219. u8 tpa_agg_index;
  220. __le16 total_packet_len;
  221. u8 num_of_bds;
  222. u8 end_reason;
  223. __le16 num_of_coalesced_segs;
  224. __le32 ts_delta;
  225. __le16 len_list[ETH_TPA_CQE_END_LEN_LIST_SIZE];
  226. __le16 reserved3[ETH_TPA_CQE_END_LEN_LIST_SIZE];
  227. __le16 reserved1;
  228. u8 reserved2;
  229. struct eth_pmd_flow_flags pmd_flags;
  230. };
  231. /* TPA-start ETH Rx FP CQE */
  232. struct eth_fast_path_rx_tpa_start_cqe {
  233. u8 type;
  234. u8 bitfields;
  235. #define ETH_FAST_PATH_RX_TPA_START_CQE_RSS_HASH_TYPE_MASK 0x7
  236. #define ETH_FAST_PATH_RX_TPA_START_CQE_RSS_HASH_TYPE_SHIFT 0
  237. #define ETH_FAST_PATH_RX_TPA_START_CQE_TC_MASK 0xF
  238. #define ETH_FAST_PATH_RX_TPA_START_CQE_TC_SHIFT 3
  239. #define ETH_FAST_PATH_RX_TPA_START_CQE_RESERVED0_MASK 0x1
  240. #define ETH_FAST_PATH_RX_TPA_START_CQE_RESERVED0_SHIFT 7
  241. __le16 seg_len;
  242. struct parsing_and_err_flags pars_flags;
  243. __le16 vlan_tag;
  244. __le32 rss_hash;
  245. __le16 len_on_first_bd;
  246. u8 placement_offset;
  247. struct eth_tunnel_parsing_flags tunnel_pars_flags;
  248. u8 tpa_agg_index;
  249. u8 header_len;
  250. __le16 bw_ext_bd_len_list[ETH_TPA_CQE_START_BW_LEN_LIST_SIZE];
  251. __le16 reserved2;
  252. __le32 flow_id_or_resource_id;
  253. u8 reserved[3];
  254. struct eth_pmd_flow_flags pmd_flags;
  255. };
  256. /* The L4 pseudo checksum mode for Ethernet */
  257. enum eth_l4_pseudo_checksum_mode {
  258. ETH_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  259. ETH_L4_PSEUDO_CSUM_ZERO_LENGTH,
  260. MAX_ETH_L4_PSEUDO_CHECKSUM_MODE
  261. };
  262. struct eth_rx_bd {
  263. struct regpair addr;
  264. };
  265. /* Regular ETH Rx SP CQE */
  266. struct eth_slow_path_rx_cqe {
  267. u8 type;
  268. u8 ramrod_cmd_id;
  269. u8 error_flag;
  270. u8 reserved[25];
  271. __le16 echo;
  272. u8 reserved1;
  273. struct eth_pmd_flow_flags pmd_flags;
  274. };
  275. /* Union for all ETH Rx CQE types */
  276. union eth_rx_cqe {
  277. struct eth_fast_path_rx_reg_cqe fast_path_regular;
  278. struct eth_fast_path_rx_tpa_start_cqe fast_path_tpa_start;
  279. struct eth_fast_path_rx_tpa_cont_cqe fast_path_tpa_cont;
  280. struct eth_fast_path_rx_tpa_end_cqe fast_path_tpa_end;
  281. struct eth_slow_path_rx_cqe slow_path;
  282. };
  283. /* ETH Rx CQE type */
  284. enum eth_rx_cqe_type {
  285. ETH_RX_CQE_TYPE_UNUSED,
  286. ETH_RX_CQE_TYPE_REGULAR,
  287. ETH_RX_CQE_TYPE_SLOW_PATH,
  288. ETH_RX_CQE_TYPE_TPA_START,
  289. ETH_RX_CQE_TYPE_TPA_CONT,
  290. ETH_RX_CQE_TYPE_TPA_END,
  291. MAX_ETH_RX_CQE_TYPE
  292. };
  293. struct eth_rx_pmd_cqe {
  294. union eth_rx_cqe cqe;
  295. u8 reserved[ETH_RX_CQE_GAP];
  296. };
  297. enum eth_rx_tunn_type {
  298. ETH_RX_NO_TUNN,
  299. ETH_RX_TUNN_GENEVE,
  300. ETH_RX_TUNN_GRE,
  301. ETH_RX_TUNN_VXLAN,
  302. MAX_ETH_RX_TUNN_TYPE
  303. };
  304. /* Aggregation end reason. */
  305. enum eth_tpa_end_reason {
  306. ETH_AGG_END_UNUSED,
  307. ETH_AGG_END_SP_UPDATE,
  308. ETH_AGG_END_MAX_LEN,
  309. ETH_AGG_END_LAST_SEG,
  310. ETH_AGG_END_TIMEOUT,
  311. ETH_AGG_END_NOT_CONSISTENT,
  312. ETH_AGG_END_OUT_OF_ORDER,
  313. ETH_AGG_END_NON_TPA_SEG,
  314. MAX_ETH_TPA_END_REASON
  315. };
  316. /* The first tx bd of a given packet */
  317. struct eth_tx_1st_bd {
  318. struct regpair addr;
  319. __le16 nbytes;
  320. struct eth_tx_data_1st_bd data;
  321. };
  322. /* The second tx bd of a given packet */
  323. struct eth_tx_2nd_bd {
  324. struct regpair addr;
  325. __le16 nbytes;
  326. struct eth_tx_data_2nd_bd data;
  327. };
  328. /* The parsing information data for the third tx bd of a given packet */
  329. struct eth_tx_data_3rd_bd {
  330. __le16 lso_mss;
  331. __le16 bitfields;
  332. #define ETH_TX_DATA_3RD_BD_TCP_HDR_LEN_DW_MASK 0xF
  333. #define ETH_TX_DATA_3RD_BD_TCP_HDR_LEN_DW_SHIFT 0
  334. #define ETH_TX_DATA_3RD_BD_HDR_NBD_MASK 0xF
  335. #define ETH_TX_DATA_3RD_BD_HDR_NBD_SHIFT 4
  336. #define ETH_TX_DATA_3RD_BD_START_BD_MASK 0x1
  337. #define ETH_TX_DATA_3RD_BD_START_BD_SHIFT 8
  338. #define ETH_TX_DATA_3RD_BD_RESERVED0_MASK 0x7F
  339. #define ETH_TX_DATA_3RD_BD_RESERVED0_SHIFT 9
  340. u8 tunn_l4_hdr_start_offset_w;
  341. u8 tunn_hdr_size_w;
  342. };
  343. /* The third tx bd of a given packet */
  344. struct eth_tx_3rd_bd {
  345. struct regpair addr;
  346. __le16 nbytes;
  347. struct eth_tx_data_3rd_bd data;
  348. };
  349. /* The parsing information data for the forth tx bd of a given packet. */
  350. struct eth_tx_data_4th_bd {
  351. u8 dst_vport_id;
  352. u8 reserved4;
  353. __le16 bitfields;
  354. #define ETH_TX_DATA_4TH_BD_DST_VPORT_ID_VALID_MASK 0x1
  355. #define ETH_TX_DATA_4TH_BD_DST_VPORT_ID_VALID_SHIFT 0
  356. #define ETH_TX_DATA_4TH_BD_RESERVED1_MASK 0x7F
  357. #define ETH_TX_DATA_4TH_BD_RESERVED1_SHIFT 1
  358. #define ETH_TX_DATA_4TH_BD_START_BD_MASK 0x1
  359. #define ETH_TX_DATA_4TH_BD_START_BD_SHIFT 8
  360. #define ETH_TX_DATA_4TH_BD_RESERVED2_MASK 0x7F
  361. #define ETH_TX_DATA_4TH_BD_RESERVED2_SHIFT 9
  362. __le16 reserved3;
  363. };
  364. /* The forth tx bd of a given packet */
  365. struct eth_tx_4th_bd {
  366. struct regpair addr; /* Single continuous buffer */
  367. __le16 nbytes; /* Number of bytes in this BD */
  368. struct eth_tx_data_4th_bd data; /* Parsing information data */
  369. };
  370. /* Complementary information for the regular tx bd of a given packet */
  371. struct eth_tx_data_bd {
  372. __le16 reserved0;
  373. __le16 bitfields;
  374. #define ETH_TX_DATA_BD_RESERVED1_MASK 0xFF
  375. #define ETH_TX_DATA_BD_RESERVED1_SHIFT 0
  376. #define ETH_TX_DATA_BD_START_BD_MASK 0x1
  377. #define ETH_TX_DATA_BD_START_BD_SHIFT 8
  378. #define ETH_TX_DATA_BD_RESERVED2_MASK 0x7F
  379. #define ETH_TX_DATA_BD_RESERVED2_SHIFT 9
  380. __le16 reserved3;
  381. };
  382. /* The common non-special TX BD ring element */
  383. struct eth_tx_bd {
  384. struct regpair addr;
  385. __le16 nbytes;
  386. struct eth_tx_data_bd data;
  387. };
  388. union eth_tx_bd_types {
  389. struct eth_tx_1st_bd first_bd;
  390. struct eth_tx_2nd_bd second_bd;
  391. struct eth_tx_3rd_bd third_bd;
  392. struct eth_tx_4th_bd fourth_bd;
  393. struct eth_tx_bd reg_bd;
  394. };
  395. /* Mstorm Queue Zone */
  396. enum eth_tx_tunn_type {
  397. ETH_TX_TUNN_GENEVE,
  398. ETH_TX_TUNN_TTAG,
  399. ETH_TX_TUNN_GRE,
  400. ETH_TX_TUNN_VXLAN,
  401. MAX_ETH_TX_TUNN_TYPE
  402. };
  403. /* Mstorm Queue Zone */
  404. struct mstorm_eth_queue_zone {
  405. struct eth_rx_prod_data rx_producers;
  406. __le32 reserved[3];
  407. };
  408. /* Ystorm Queue Zone */
  409. struct xstorm_eth_queue_zone {
  410. struct coalescing_timeset int_coalescing_timeset;
  411. u8 reserved[7];
  412. };
  413. /* ETH doorbell data */
  414. struct eth_db_data {
  415. u8 params;
  416. #define ETH_DB_DATA_DEST_MASK 0x3
  417. #define ETH_DB_DATA_DEST_SHIFT 0
  418. #define ETH_DB_DATA_AGG_CMD_MASK 0x3
  419. #define ETH_DB_DATA_AGG_CMD_SHIFT 2
  420. #define ETH_DB_DATA_BYPASS_EN_MASK 0x1
  421. #define ETH_DB_DATA_BYPASS_EN_SHIFT 4
  422. #define ETH_DB_DATA_RESERVED_MASK 0x1
  423. #define ETH_DB_DATA_RESERVED_SHIFT 5
  424. #define ETH_DB_DATA_AGG_VAL_SEL_MASK 0x3
  425. #define ETH_DB_DATA_AGG_VAL_SEL_SHIFT 6
  426. u8 agg_flags;
  427. __le16 bd_prod;
  428. };
  429. /* RSS hash type */
  430. enum rss_hash_type {
  431. RSS_HASH_TYPE_DEFAULT = 0,
  432. RSS_HASH_TYPE_IPV4 = 1,
  433. RSS_HASH_TYPE_TCP_IPV4 = 2,
  434. RSS_HASH_TYPE_IPV6 = 3,
  435. RSS_HASH_TYPE_TCP_IPV6 = 4,
  436. RSS_HASH_TYPE_UDP_IPV4 = 5,
  437. RSS_HASH_TYPE_UDP_IPV6 = 6,
  438. MAX_RSS_HASH_TYPE
  439. };
  440. #endif /* __ETH_COMMON__ */