common_hsi.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
  2. /* QLogic qed NIC Driver
  3. * Copyright (c) 2015-2016 QLogic Corporation
  4. * Copyright (c) 2019-2021 Marvell International Ltd.
  5. */
  6. #ifndef _COMMON_HSI_H
  7. #define _COMMON_HSI_H
  8. #include <linux/types.h>
  9. #include <asm/byteorder.h>
  10. #include <linux/bitops.h>
  11. #include <linux/slab.h>
  12. /* dma_addr_t manip */
  13. #define PTR_LO(x) ((u32)(((uintptr_t)(x)) & 0xffffffff))
  14. #define PTR_HI(x) ((u32)((((uintptr_t)(x)) >> 16) >> 16))
  15. #define DMA_LO_LE(x) cpu_to_le32(lower_32_bits(x))
  16. #define DMA_HI_LE(x) cpu_to_le32(upper_32_bits(x))
  17. #define DMA_REGPAIR_LE(x, val) do { \
  18. (x).hi = DMA_HI_LE((val)); \
  19. (x).lo = DMA_LO_LE((val)); \
  20. } while (0)
  21. #define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
  22. #define HILO_64(hi, lo) \
  23. HILO_GEN(le32_to_cpu(hi), le32_to_cpu(lo), u64)
  24. #define HILO_64_REGPAIR(regpair) ({ \
  25. typeof(regpair) __regpair = (regpair); \
  26. HILO_64(__regpair.hi, __regpair.lo); })
  27. #define HILO_DMA_REGPAIR(regpair) ((dma_addr_t)HILO_64_REGPAIR(regpair))
  28. #ifndef __COMMON_HSI__
  29. #define __COMMON_HSI__
  30. /********************************/
  31. /* PROTOCOL COMMON FW CONSTANTS */
  32. /********************************/
  33. #define X_FINAL_CLEANUP_AGG_INT 1
  34. #define EVENT_RING_PAGE_SIZE_BYTES 4096
  35. #define NUM_OF_GLOBAL_QUEUES 128
  36. #define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
  37. #define ISCSI_CDU_TASK_SEG_TYPE 0
  38. #define FCOE_CDU_TASK_SEG_TYPE 0
  39. #define RDMA_CDU_TASK_SEG_TYPE 1
  40. #define ETH_CDU_TASK_SEG_TYPE 2
  41. #define FW_ASSERT_GENERAL_ATTN_IDX 32
  42. /* Queue Zone sizes in bytes */
  43. #define TSTORM_QZONE_SIZE 8
  44. #define MSTORM_QZONE_SIZE 16
  45. #define USTORM_QZONE_SIZE 8
  46. #define XSTORM_QZONE_SIZE 8
  47. #define YSTORM_QZONE_SIZE 0
  48. #define PSTORM_QZONE_SIZE 0
  49. #define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
  50. #define ETH_MAX_RXQ_VF_DEFAULT 16
  51. #define ETH_MAX_RXQ_VF_DOUBLE 48
  52. #define ETH_MAX_RXQ_VF_QUAD 112
  53. #define ETH_RGSRC_CTX_SIZE 6
  54. #define ETH_TGSRC_CTX_SIZE 6
  55. /********************************/
  56. /* CORE (LIGHT L2) FW CONSTANTS */
  57. /********************************/
  58. #define CORE_LL2_MAX_RAMROD_PER_CON 8
  59. #define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
  60. #define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
  61. #define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
  62. #define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
  63. #define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
  64. #define CORE_SPQE_PAGE_SIZE_BYTES 4096
  65. /* Number of LL2 RAM based queues */
  66. #define MAX_NUM_LL2_RX_RAM_QUEUES 32
  67. /* Number of LL2 context based queues */
  68. #define MAX_NUM_LL2_RX_CTX_QUEUES 208
  69. #define MAX_NUM_LL2_RX_QUEUES \
  70. (MAX_NUM_LL2_RX_RAM_QUEUES + MAX_NUM_LL2_RX_CTX_QUEUES)
  71. #define MAX_NUM_LL2_TX_STATS_COUNTERS 48
  72. #define FW_MAJOR_VERSION 8
  73. #define FW_MINOR_VERSION 59
  74. #define FW_REVISION_VERSION 1
  75. #define FW_ENGINEERING_VERSION 0
  76. /***********************/
  77. /* COMMON HW CONSTANTS */
  78. /***********************/
  79. /* PCI functions */
  80. #define MAX_NUM_PORTS_K2 (4)
  81. #define MAX_NUM_PORTS_BB (2)
  82. #define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
  83. #define MAX_NUM_PFS_K2 (16)
  84. #define MAX_NUM_PFS_BB (8)
  85. #define MAX_NUM_PFS (MAX_NUM_PFS_K2)
  86. #define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
  87. #define MAX_NUM_VFS_K2 (192)
  88. #define MAX_NUM_VFS_BB (120)
  89. #define MAX_NUM_VFS (MAX_NUM_VFS_K2)
  90. #define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
  91. #define MAX_NUM_FUNCTIONS_K2 (MAX_NUM_PFS_K2 + MAX_NUM_VFS_K2)
  92. #define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
  93. #define MAX_FUNCTION_NUMBER_K2 (MAX_NUM_PFS + MAX_NUM_VFS_K2)
  94. #define MAX_NUM_FUNCTIONS (MAX_FUNCTION_NUMBER_K2)
  95. #define MAX_NUM_VPORTS_K2 (208)
  96. #define MAX_NUM_VPORTS_BB (160)
  97. #define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
  98. #define MAX_NUM_L2_QUEUES_K2 (320)
  99. #define MAX_NUM_L2_QUEUES_BB (256)
  100. #define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
  101. /* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
  102. #define NUM_PHYS_TCS_4PORT_K2 (4)
  103. #define NUM_OF_PHYS_TCS (8)
  104. #define PURE_LB_TC NUM_OF_PHYS_TCS
  105. #define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
  106. #define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
  107. /* CIDs */
  108. #define NUM_OF_CONNECTION_TYPES (8)
  109. #define NUM_OF_LCIDS (320)
  110. #define NUM_OF_LTIDS (320)
  111. /* Global PXP windows (GTT) */
  112. #define NUM_OF_GTT 19
  113. #define GTT_DWORD_SIZE_BITS 10
  114. #define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
  115. #define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
  116. /* Tools Version */
  117. #define TOOLS_VERSION 11
  118. /*****************/
  119. /* CDU CONSTANTS */
  120. /*****************/
  121. #define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
  122. #define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
  123. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
  124. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
  125. #define CDU_CONTEXT_VALIDATION_CFG_ENABLE_SHIFT (0)
  126. #define CDU_CONTEXT_VALIDATION_CFG_VALIDATION_TYPE_SHIFT (1)
  127. #define CDU_CONTEXT_VALIDATION_CFG_USE_TYPE (2)
  128. #define CDU_CONTEXT_VALIDATION_CFG_USE_REGION (3)
  129. #define CDU_CONTEXT_VALIDATION_CFG_USE_CID (4)
  130. #define CDU_CONTEXT_VALIDATION_CFG_USE_ACTIVE (5)
  131. #define CDU_CONTEXT_VALIDATION_DEFAULT_CFG (0x3d)
  132. /*****************/
  133. /* DQ CONSTANTS */
  134. /*****************/
  135. /* DEMS */
  136. #define DQ_DEMS_LEGACY 0
  137. #define DQ_DEMS_TOE_MORE_TO_SEND 3
  138. #define DQ_DEMS_TOE_LOCAL_ADV_WND 4
  139. #define DQ_DEMS_ROCE_CQ_CONS 7
  140. /* XCM agg val selection (HW) */
  141. #define DQ_XCM_AGG_VAL_SEL_WORD2 0
  142. #define DQ_XCM_AGG_VAL_SEL_WORD3 1
  143. #define DQ_XCM_AGG_VAL_SEL_WORD4 2
  144. #define DQ_XCM_AGG_VAL_SEL_WORD5 3
  145. #define DQ_XCM_AGG_VAL_SEL_REG3 4
  146. #define DQ_XCM_AGG_VAL_SEL_REG4 5
  147. #define DQ_XCM_AGG_VAL_SEL_REG5 6
  148. #define DQ_XCM_AGG_VAL_SEL_REG6 7
  149. /* XCM agg val selection (FW) */
  150. #define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  151. #define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  152. #define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  153. #define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
  154. #define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  155. #define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  156. #define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  157. #define DQ_XCM_FCOE_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  158. #define DQ_XCM_FCOE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  159. #define DQ_XCM_FCOE_X_FERQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  160. #define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  161. #define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  162. #define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  163. #define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
  164. #define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  165. #define DQ_XCM_TOE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  166. #define DQ_XCM_TOE_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  167. #define DQ_XCM_TOE_LOCAL_ADV_WND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG4
  168. #define DQ_XCM_ROCE_ACK_EDPM_DORQ_SEQ_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  169. /* UCM agg val selection (HW) */
  170. #define DQ_UCM_AGG_VAL_SEL_WORD0 0
  171. #define DQ_UCM_AGG_VAL_SEL_WORD1 1
  172. #define DQ_UCM_AGG_VAL_SEL_WORD2 2
  173. #define DQ_UCM_AGG_VAL_SEL_WORD3 3
  174. #define DQ_UCM_AGG_VAL_SEL_REG0 4
  175. #define DQ_UCM_AGG_VAL_SEL_REG1 5
  176. #define DQ_UCM_AGG_VAL_SEL_REG2 6
  177. #define DQ_UCM_AGG_VAL_SEL_REG3 7
  178. /* UCM agg val selection (FW) */
  179. #define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
  180. #define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
  181. #define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
  182. #define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
  183. /* TCM agg val selection (HW) */
  184. #define DQ_TCM_AGG_VAL_SEL_WORD0 0
  185. #define DQ_TCM_AGG_VAL_SEL_WORD1 1
  186. #define DQ_TCM_AGG_VAL_SEL_WORD2 2
  187. #define DQ_TCM_AGG_VAL_SEL_WORD3 3
  188. #define DQ_TCM_AGG_VAL_SEL_REG1 4
  189. #define DQ_TCM_AGG_VAL_SEL_REG2 5
  190. #define DQ_TCM_AGG_VAL_SEL_REG6 6
  191. #define DQ_TCM_AGG_VAL_SEL_REG9 7
  192. /* TCM agg val selection (FW) */
  193. #define DQ_TCM_L2B_BD_PROD_CMD \
  194. DQ_TCM_AGG_VAL_SEL_WORD1
  195. #define DQ_TCM_ROCE_RQ_PROD_CMD \
  196. DQ_TCM_AGG_VAL_SEL_WORD0
  197. /* XCM agg counter flag selection (HW) */
  198. #define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
  199. #define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
  200. #define DQ_XCM_AGG_FLG_SHIFT_CF12 2
  201. #define DQ_XCM_AGG_FLG_SHIFT_CF13 3
  202. #define DQ_XCM_AGG_FLG_SHIFT_CF18 4
  203. #define DQ_XCM_AGG_FLG_SHIFT_CF19 5
  204. #define DQ_XCM_AGG_FLG_SHIFT_CF22 6
  205. #define DQ_XCM_AGG_FLG_SHIFT_CF23 7
  206. /* XCM agg counter flag selection (FW) */
  207. #define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  208. #define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  209. #define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  210. #define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  211. #define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  212. #define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  213. #define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  214. #define DQ_XCM_FCOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  215. #define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  216. #define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  217. #define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  218. #define DQ_XCM_TOE_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  219. #define DQ_XCM_TOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  220. /* UCM agg counter flag selection (HW) */
  221. #define DQ_UCM_AGG_FLG_SHIFT_CF0 0
  222. #define DQ_UCM_AGG_FLG_SHIFT_CF1 1
  223. #define DQ_UCM_AGG_FLG_SHIFT_CF3 2
  224. #define DQ_UCM_AGG_FLG_SHIFT_CF4 3
  225. #define DQ_UCM_AGG_FLG_SHIFT_CF5 4
  226. #define DQ_UCM_AGG_FLG_SHIFT_CF6 5
  227. #define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
  228. #define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
  229. /* UCM agg counter flag selection (FW) */
  230. #define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  231. #define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  232. #define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  233. #define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  234. #define DQ_UCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF3)
  235. #define DQ_UCM_TOE_SLOW_PATH_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  236. #define DQ_UCM_TOE_DQ_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  237. /* TCM agg counter flag selection (HW) */
  238. #define DQ_TCM_AGG_FLG_SHIFT_CF0 0
  239. #define DQ_TCM_AGG_FLG_SHIFT_CF1 1
  240. #define DQ_TCM_AGG_FLG_SHIFT_CF2 2
  241. #define DQ_TCM_AGG_FLG_SHIFT_CF3 3
  242. #define DQ_TCM_AGG_FLG_SHIFT_CF4 4
  243. #define DQ_TCM_AGG_FLG_SHIFT_CF5 5
  244. #define DQ_TCM_AGG_FLG_SHIFT_CF6 6
  245. #define DQ_TCM_AGG_FLG_SHIFT_CF7 7
  246. /* TCM agg counter flag selection (FW) */
  247. #define DQ_TCM_FCOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  248. #define DQ_TCM_FCOE_DUMMY_TIMER_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF2)
  249. #define DQ_TCM_FCOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  250. #define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  251. #define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  252. #define DQ_TCM_TOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  253. #define DQ_TCM_TOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  254. #define DQ_TCM_IWARP_POST_RQ_CF_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  255. /* PWM address mapping */
  256. #define DQ_PWM_OFFSET_DPM_BASE 0x0
  257. #define DQ_PWM_OFFSET_DPM_END 0x27
  258. #define DQ_PWM_OFFSET_XCM32_24ICID_BASE 0x28
  259. #define DQ_PWM_OFFSET_UCM32_24ICID_BASE 0x30
  260. #define DQ_PWM_OFFSET_TCM32_24ICID_BASE 0x38
  261. #define DQ_PWM_OFFSET_XCM16_BASE 0x40
  262. #define DQ_PWM_OFFSET_XCM32_BASE 0x44
  263. #define DQ_PWM_OFFSET_UCM16_BASE 0x48
  264. #define DQ_PWM_OFFSET_UCM32_BASE 0x4C
  265. #define DQ_PWM_OFFSET_UCM16_4 0x50
  266. #define DQ_PWM_OFFSET_TCM16_BASE 0x58
  267. #define DQ_PWM_OFFSET_TCM32_BASE 0x5C
  268. #define DQ_PWM_OFFSET_XCM_FLAGS 0x68
  269. #define DQ_PWM_OFFSET_UCM_FLAGS 0x69
  270. #define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
  271. #define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
  272. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
  273. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
  274. #define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
  275. #define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
  276. #define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
  277. #define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
  278. /* DQ_DEMS_AGG_VAL_BASE */
  279. #define DQ_PWM_OFFSET_TCM_LL2_PROD_UPDATE \
  280. (DQ_PWM_OFFSET_TCM32_BASE + DQ_TCM_AGG_VAL_SEL_REG9 - 4)
  281. #define DQ_PWM_OFFSET_XCM_RDMA_24B_ICID_SQ_PROD \
  282. (DQ_PWM_OFFSET_XCM32_24ICID_BASE + 2)
  283. #define DQ_PWM_OFFSET_UCM_RDMA_24B_ICID_CQ_CONS_32BIT \
  284. (DQ_PWM_OFFSET_UCM32_24ICID_BASE + 4)
  285. #define DQ_PWM_OFFSET_TCM_ROCE_24B_ICID_RQ_PROD \
  286. (DQ_PWM_OFFSET_TCM32_24ICID_BASE + 1)
  287. #define DQ_REGION_SHIFT (12)
  288. /* DPM */
  289. #define DQ_DPM_WQE_BUFF_SIZE (320)
  290. /* Conn type ranges */
  291. #define DQ_CONN_TYPE_RANGE_SHIFT (4)
  292. /*****************/
  293. /* QM CONSTANTS */
  294. /*****************/
  295. /* Number of TX queues in the QM */
  296. #define MAX_QM_TX_QUEUES_K2 512
  297. #define MAX_QM_TX_QUEUES_BB 448
  298. #define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
  299. /* Number of Other queues in the QM */
  300. #define MAX_QM_OTHER_QUEUES_BB 64
  301. #define MAX_QM_OTHER_QUEUES_K2 128
  302. #define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
  303. /* Number of queues in a PF queue group */
  304. #define QM_PF_QUEUE_GROUP_SIZE 8
  305. /* The size of a single queue element in bytes */
  306. #define QM_PQ_ELEMENT_SIZE 4
  307. /* Base number of Tx PQs in the CM PQ representation.
  308. * Should be used when storing PQ IDs in CM PQ registers and context.
  309. */
  310. #define CM_TX_PQ_BASE 0x200
  311. /* Number of global Vport/QCN rate limiters */
  312. #define MAX_QM_GLOBAL_RLS 256
  313. #define COMMON_MAX_QM_GLOBAL_RLS MAX_QM_GLOBAL_RLS
  314. /* QM registers data */
  315. #define QM_LINE_CRD_REG_WIDTH 16
  316. #define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
  317. #define QM_BYTE_CRD_REG_WIDTH 24
  318. #define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
  319. #define QM_WFQ_CRD_REG_WIDTH 32
  320. #define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
  321. #define QM_RL_CRD_REG_WIDTH 32
  322. #define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
  323. /*****************/
  324. /* CAU CONSTANTS */
  325. /*****************/
  326. #define CAU_FSM_ETH_RX 0
  327. #define CAU_FSM_ETH_TX 1
  328. /* Number of Protocol Indices per Status Block */
  329. #define PIS_PER_SB 12
  330. #define MAX_PIS_PER_SB PIS_PER_SB
  331. #define CAU_HC_STOPPED_STATE 3
  332. #define CAU_HC_DISABLE_STATE 4
  333. #define CAU_HC_ENABLE_STATE 0
  334. /*****************/
  335. /* IGU CONSTANTS */
  336. /*****************/
  337. #define MAX_SB_PER_PATH_K2 (368)
  338. #define MAX_SB_PER_PATH_BB (288)
  339. #define MAX_TOT_SB_PER_PATH \
  340. MAX_SB_PER_PATH_K2
  341. #define MAX_SB_PER_PF_MIMD 129
  342. #define MAX_SB_PER_PF_SIMD 64
  343. #define MAX_SB_PER_VF 64
  344. /* Memory addresses on the BAR for the IGU Sub Block */
  345. #define IGU_MEM_BASE 0x0000
  346. #define IGU_MEM_MSIX_BASE 0x0000
  347. #define IGU_MEM_MSIX_UPPER 0x0101
  348. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  349. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  350. #define IGU_MEM_PBA_MSIX_UPPER 0x0202
  351. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  352. #define IGU_CMD_INT_ACK_BASE 0x0400
  353. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
  354. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
  355. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
  356. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
  357. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
  358. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
  359. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
  360. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
  361. #define IGU_CMD_PROD_UPD_BASE 0x0600
  362. #define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
  363. /*****************/
  364. /* PXP CONSTANTS */
  365. /*****************/
  366. /* Bars for Blocks */
  367. #define PXP_BAR_GRC 0
  368. #define PXP_BAR_TSDM 0
  369. #define PXP_BAR_USDM 0
  370. #define PXP_BAR_XSDM 0
  371. #define PXP_BAR_MSDM 0
  372. #define PXP_BAR_YSDM 0
  373. #define PXP_BAR_PSDM 0
  374. #define PXP_BAR_IGU 0
  375. #define PXP_BAR_DQ 1
  376. /* PTT and GTT */
  377. #define PXP_PER_PF_ENTRY_SIZE 8
  378. #define PXP_NUM_GLOBAL_WINDOWS 243
  379. #define PXP_GLOBAL_ENTRY_SIZE 4
  380. #define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
  381. #define PXP_PF_WINDOW_ADMIN_START 0
  382. #define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
  383. #define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
  384. PXP_PF_WINDOW_ADMIN_LENGTH - 1)
  385. #define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
  386. #define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
  387. PXP_PER_PF_ENTRY_SIZE)
  388. #define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
  389. PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
  390. #define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
  391. #define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
  392. PXP_GLOBAL_ENTRY_SIZE)
  393. #define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
  394. (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
  395. PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
  396. #define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
  397. #define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
  398. #define PXP_PF_ME_OPAQUE_ADDR 0x1f8
  399. #define PXP_PF_ME_CONCRETE_ADDR 0x1fc
  400. #define PXP_NUM_PF_WINDOWS 12
  401. #define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
  402. #define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
  403. #define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
  404. #define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
  405. (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
  406. PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
  407. #define PXP_EXTERNAL_BAR_PF_WINDOW_END \
  408. (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
  409. PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
  410. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
  411. (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
  412. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
  413. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
  414. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
  415. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
  416. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
  417. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
  418. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
  419. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
  420. /* PF BAR */
  421. #define PXP_BAR0_START_GRC 0x0000
  422. #define PXP_BAR0_GRC_LENGTH 0x1C00000
  423. #define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
  424. PXP_BAR0_GRC_LENGTH - 1)
  425. #define PXP_BAR0_START_IGU 0x1C00000
  426. #define PXP_BAR0_IGU_LENGTH 0x10000
  427. #define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
  428. PXP_BAR0_IGU_LENGTH - 1)
  429. #define PXP_BAR0_START_TSDM 0x1C80000
  430. #define PXP_BAR0_SDM_LENGTH 0x40000
  431. #define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
  432. #define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
  433. PXP_BAR0_SDM_LENGTH - 1)
  434. #define PXP_BAR0_START_MSDM 0x1D00000
  435. #define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
  436. PXP_BAR0_SDM_LENGTH - 1)
  437. #define PXP_BAR0_START_USDM 0x1D80000
  438. #define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
  439. PXP_BAR0_SDM_LENGTH - 1)
  440. #define PXP_BAR0_START_XSDM 0x1E00000
  441. #define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
  442. PXP_BAR0_SDM_LENGTH - 1)
  443. #define PXP_BAR0_START_YSDM 0x1E80000
  444. #define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
  445. PXP_BAR0_SDM_LENGTH - 1)
  446. #define PXP_BAR0_START_PSDM 0x1F00000
  447. #define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
  448. PXP_BAR0_SDM_LENGTH - 1)
  449. #define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
  450. /* VF BAR */
  451. #define PXP_VF_BAR0 0
  452. #define PXP_VF_BAR0_START_IGU 0
  453. #define PXP_VF_BAR0_IGU_LENGTH 0x3000
  454. #define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
  455. PXP_VF_BAR0_IGU_LENGTH - 1)
  456. #define PXP_VF_BAR0_START_DQ 0x3000
  457. #define PXP_VF_BAR0_DQ_LENGTH 0x200
  458. #define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
  459. #define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
  460. PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
  461. #define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
  462. + 4)
  463. #define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
  464. PXP_VF_BAR0_DQ_LENGTH - 1)
  465. #define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
  466. #define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
  467. #define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B + \
  468. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  469. #define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
  470. #define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B + \
  471. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  472. #define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
  473. #define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B + \
  474. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  475. #define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
  476. #define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B + \
  477. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  478. #define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
  479. #define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B + \
  480. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  481. #define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
  482. #define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B + \
  483. PXP_VF_BAR0_SDM_LENGTH_ZONE_B - 1)
  484. #define PXP_VF_BAR0_START_GRC 0x3E00
  485. #define PXP_VF_BAR0_GRC_LENGTH 0x200
  486. #define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
  487. PXP_VF_BAR0_GRC_LENGTH - 1)
  488. #define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
  489. #define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
  490. #define PXP_VF_BAR0_START_IGU2 0x10000
  491. #define PXP_VF_BAR0_IGU2_LENGTH 0xD000
  492. #define PXP_VF_BAR0_END_IGU2 (PXP_VF_BAR0_START_IGU2 + \
  493. PXP_VF_BAR0_IGU2_LENGTH - 1)
  494. #define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
  495. #define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
  496. #define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
  497. /* ILT Records */
  498. #define PXP_NUM_ILT_RECORDS_BB 7600
  499. #define PXP_NUM_ILT_RECORDS_K2 11000
  500. #define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
  501. /* Host Interface */
  502. #define PXP_QUEUES_ZONE_MAX_NUM 320
  503. /*****************/
  504. /* PRM CONSTANTS */
  505. /*****************/
  506. #define PRM_DMA_PAD_BYTES_NUM 2
  507. /*****************/
  508. /* SDMs CONSTANTS */
  509. /*****************/
  510. #define SDM_OP_GEN_TRIG_NONE 0
  511. #define SDM_OP_GEN_TRIG_WAKE_THREAD 1
  512. #define SDM_OP_GEN_TRIG_AGG_INT 2
  513. #define SDM_OP_GEN_TRIG_LOADER 4
  514. #define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
  515. #define SDM_OP_GEN_TRIG_INC_ORDER_CNT 9
  516. /********************/
  517. /* Completion types */
  518. /********************/
  519. #define SDM_COMP_TYPE_NONE 0
  520. #define SDM_COMP_TYPE_WAKE_THREAD 1
  521. #define SDM_COMP_TYPE_AGG_INT 2
  522. #define SDM_COMP_TYPE_CM 3
  523. #define SDM_COMP_TYPE_LOADER 4
  524. #define SDM_COMP_TYPE_PXP 5
  525. #define SDM_COMP_TYPE_INDICATE_ERROR 6
  526. #define SDM_COMP_TYPE_RELEASE_THREAD 7
  527. #define SDM_COMP_TYPE_RAM 8
  528. #define SDM_COMP_TYPE_INC_ORDER_CNT 9
  529. /*****************/
  530. /* PBF CONSTANTS */
  531. /*****************/
  532. /* Number of PBF command queue lines. Each line is 32B. */
  533. #define PBF_MAX_CMD_LINES 3328
  534. /* Number of BTB blocks. Each block is 256B. */
  535. #define BTB_MAX_BLOCKS_BB 1440
  536. #define BTB_MAX_BLOCKS_K2 1840
  537. /*****************/
  538. /* PRS CONSTANTS */
  539. /*****************/
  540. #define PRS_GFT_CAM_LINES_NO_MATCH 31
  541. /* Interrupt coalescing TimeSet */
  542. struct coalescing_timeset {
  543. u8 value;
  544. #define COALESCING_TIMESET_TIMESET_MASK 0x7F
  545. #define COALESCING_TIMESET_TIMESET_SHIFT 0
  546. #define COALESCING_TIMESET_VALID_MASK 0x1
  547. #define COALESCING_TIMESET_VALID_SHIFT 7
  548. };
  549. struct common_queue_zone {
  550. __le16 ring_drv_data_consumer;
  551. __le16 reserved;
  552. };
  553. /* ETH Rx producers data */
  554. struct eth_rx_prod_data {
  555. __le16 bd_prod;
  556. __le16 cqe_prod;
  557. };
  558. struct tcp_ulp_connect_done_params {
  559. __le16 mss;
  560. u8 snd_wnd_scale;
  561. u8 flags;
  562. #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_MASK 0x1
  563. #define TCP_ULP_CONNECT_DONE_PARAMS_TS_EN_SHIFT 0
  564. #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_MASK 0x7F
  565. #define TCP_ULP_CONNECT_DONE_PARAMS_RESERVED_SHIFT 1
  566. };
  567. struct iscsi_connect_done_results {
  568. __le16 icid;
  569. __le16 conn_id;
  570. struct tcp_ulp_connect_done_params params;
  571. };
  572. struct iscsi_eqe_data {
  573. __le16 icid;
  574. __le16 conn_id;
  575. __le16 reserved;
  576. u8 error_code;
  577. u8 error_pdu_opcode_reserved;
  578. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
  579. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
  580. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
  581. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
  582. #define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
  583. #define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
  584. };
  585. /* Multi function mode */
  586. enum mf_mode {
  587. ERROR_MODE /* Unsupported mode */,
  588. MF_OVLAN,
  589. MF_NPAR,
  590. MAX_MF_MODE
  591. };
  592. /* Per protocol packet duplication enable bit vector. If set, duplicate
  593. * offloaded traffic to LL2 debug queueu.
  594. */
  595. struct offload_pkt_dup_enable {
  596. __le16 enable_vector;
  597. };
  598. /* Per-protocol connection types */
  599. enum protocol_type {
  600. PROTOCOLID_TCP_ULP,
  601. PROTOCOLID_FCOE,
  602. PROTOCOLID_ROCE,
  603. PROTOCOLID_CORE,
  604. PROTOCOLID_ETH,
  605. PROTOCOLID_IWARP,
  606. PROTOCOLID_RESERVED0,
  607. PROTOCOLID_PREROCE,
  608. PROTOCOLID_COMMON,
  609. PROTOCOLID_RESERVED1,
  610. PROTOCOLID_RDMA,
  611. PROTOCOLID_SCSI,
  612. MAX_PROTOCOL_TYPE
  613. };
  614. /* Pstorm packet duplication config */
  615. struct pstorm_pkt_dup_cfg {
  616. struct offload_pkt_dup_enable enable;
  617. __le16 reserved[3];
  618. };
  619. struct regpair {
  620. __le32 lo;
  621. __le32 hi;
  622. };
  623. /* RoCE Destroy Event Data */
  624. struct rdma_eqe_destroy_qp {
  625. __le32 cid;
  626. u8 reserved[4];
  627. };
  628. /* RoCE Suspend Event Data */
  629. struct rdma_eqe_suspend_qp {
  630. __le32 cid;
  631. u8 reserved[4];
  632. };
  633. /* RDMA Event Data Union */
  634. union rdma_eqe_data {
  635. struct regpair async_handle;
  636. struct rdma_eqe_destroy_qp rdma_destroy_qp_data;
  637. struct rdma_eqe_suspend_qp rdma_suspend_qp_data;
  638. };
  639. /* Tstorm packet duplication config */
  640. struct tstorm_pkt_dup_cfg {
  641. struct offload_pkt_dup_enable enable;
  642. __le16 reserved;
  643. __le32 cid;
  644. };
  645. struct tstorm_queue_zone {
  646. __le32 reserved[2];
  647. };
  648. /* Ustorm Queue Zone */
  649. struct ustorm_eth_queue_zone {
  650. struct coalescing_timeset int_coalescing_timeset;
  651. u8 reserved[3];
  652. };
  653. struct ustorm_queue_zone {
  654. struct ustorm_eth_queue_zone eth;
  655. struct common_queue_zone common;
  656. };
  657. /* Status block structure */
  658. struct cau_pi_entry {
  659. __le32 prod;
  660. #define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
  661. #define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
  662. #define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
  663. #define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
  664. #define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
  665. #define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
  666. #define CAU_PI_ENTRY_RESERVED_MASK 0xFF
  667. #define CAU_PI_ENTRY_RESERVED_SHIFT 24
  668. };
  669. /* Status block structure */
  670. struct cau_sb_entry {
  671. __le32 data;
  672. #define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
  673. #define CAU_SB_ENTRY_SB_PROD_SHIFT 0
  674. #define CAU_SB_ENTRY_STATE0_MASK 0xF
  675. #define CAU_SB_ENTRY_STATE0_SHIFT 24
  676. #define CAU_SB_ENTRY_STATE1_MASK 0xF
  677. #define CAU_SB_ENTRY_STATE1_SHIFT 28
  678. __le32 params;
  679. #define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
  680. #define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
  681. #define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
  682. #define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
  683. #define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
  684. #define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
  685. #define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
  686. #define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
  687. #define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
  688. #define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
  689. #define CAU_SB_ENTRY_VF_VALID_MASK 0x1
  690. #define CAU_SB_ENTRY_VF_VALID_SHIFT 26
  691. #define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
  692. #define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
  693. #define CAU_SB_ENTRY_TPH_MASK 0x1
  694. #define CAU_SB_ENTRY_TPH_SHIFT 31
  695. };
  696. /* Igu cleanup bit values to distinguish between clean or producer consumer
  697. * update.
  698. */
  699. enum command_type_bit {
  700. IGU_COMMAND_TYPE_NOP = 0,
  701. IGU_COMMAND_TYPE_SET = 1,
  702. MAX_COMMAND_TYPE_BIT
  703. };
  704. /* Core doorbell data */
  705. struct core_db_data {
  706. u8 params;
  707. #define CORE_DB_DATA_DEST_MASK 0x3
  708. #define CORE_DB_DATA_DEST_SHIFT 0
  709. #define CORE_DB_DATA_AGG_CMD_MASK 0x3
  710. #define CORE_DB_DATA_AGG_CMD_SHIFT 2
  711. #define CORE_DB_DATA_BYPASS_EN_MASK 0x1
  712. #define CORE_DB_DATA_BYPASS_EN_SHIFT 4
  713. #define CORE_DB_DATA_RESERVED_MASK 0x1
  714. #define CORE_DB_DATA_RESERVED_SHIFT 5
  715. #define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
  716. #define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
  717. u8 agg_flags;
  718. __le16 spq_prod;
  719. };
  720. /* Enum of doorbell aggregative command selection */
  721. enum db_agg_cmd_sel {
  722. DB_AGG_CMD_NOP,
  723. DB_AGG_CMD_SET,
  724. DB_AGG_CMD_ADD,
  725. DB_AGG_CMD_MAX,
  726. MAX_DB_AGG_CMD_SEL
  727. };
  728. /* Enum of doorbell destination */
  729. enum db_dest {
  730. DB_DEST_XCM,
  731. DB_DEST_UCM,
  732. DB_DEST_TCM,
  733. DB_NUM_DESTINATIONS,
  734. MAX_DB_DEST
  735. };
  736. /* Enum of doorbell DPM types */
  737. enum db_dpm_type {
  738. DPM_LEGACY,
  739. DPM_RDMA,
  740. DPM_L2_INLINE,
  741. DPM_L2_BD,
  742. MAX_DB_DPM_TYPE
  743. };
  744. /* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
  745. struct db_l2_dpm_data {
  746. __le16 icid;
  747. __le16 bd_prod;
  748. __le32 params;
  749. #define DB_L2_DPM_DATA_SIZE_MASK 0x3F
  750. #define DB_L2_DPM_DATA_SIZE_SHIFT 0
  751. #define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
  752. #define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
  753. #define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
  754. #define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
  755. #define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
  756. #define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
  757. #define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
  758. #define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
  759. #define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
  760. #define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
  761. #define DB_L2_DPM_DATA_TGFS_SRC_EN_MASK 0x1
  762. #define DB_L2_DPM_DATA_TGFS_SRC_EN_SHIFT 31
  763. };
  764. /* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
  765. struct db_l2_dpm_sge {
  766. struct regpair addr;
  767. __le16 nbytes;
  768. __le16 bitfields;
  769. #define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
  770. #define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
  771. #define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
  772. #define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
  773. #define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
  774. #define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
  775. #define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
  776. #define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
  777. __le32 reserved2;
  778. };
  779. /* Structure for doorbell address, in legacy mode */
  780. struct db_legacy_addr {
  781. __le32 addr;
  782. #define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
  783. #define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
  784. #define DB_LEGACY_ADDR_DEMS_MASK 0x7
  785. #define DB_LEGACY_ADDR_DEMS_SHIFT 2
  786. #define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
  787. #define DB_LEGACY_ADDR_ICID_SHIFT 5
  788. };
  789. /* Structure for doorbell address, in legacy mode, without DEMS */
  790. struct db_legacy_wo_dems_addr {
  791. __le32 addr;
  792. #define DB_LEGACY_WO_DEMS_ADDR_RESERVED0_MASK 0x3
  793. #define DB_LEGACY_WO_DEMS_ADDR_RESERVED0_SHIFT 0
  794. #define DB_LEGACY_WO_DEMS_ADDR_ICID_MASK 0x3FFFFFFF
  795. #define DB_LEGACY_WO_DEMS_ADDR_ICID_SHIFT 2
  796. };
  797. /* Structure for doorbell address, in PWM mode */
  798. struct db_pwm_addr {
  799. __le32 addr;
  800. #define DB_PWM_ADDR_RESERVED0_MASK 0x7
  801. #define DB_PWM_ADDR_RESERVED0_SHIFT 0
  802. #define DB_PWM_ADDR_OFFSET_MASK 0x7F
  803. #define DB_PWM_ADDR_OFFSET_SHIFT 3
  804. #define DB_PWM_ADDR_WID_MASK 0x3
  805. #define DB_PWM_ADDR_WID_SHIFT 10
  806. #define DB_PWM_ADDR_DPI_MASK 0xFFFF
  807. #define DB_PWM_ADDR_DPI_SHIFT 12
  808. #define DB_PWM_ADDR_RESERVED1_MASK 0xF
  809. #define DB_PWM_ADDR_RESERVED1_SHIFT 28
  810. };
  811. /* Parameters to RDMA firmware, passed in EDPM doorbell */
  812. struct db_rdma_24b_icid_dpm_params {
  813. __le32 params;
  814. #define DB_RDMA_24B_ICID_DPM_PARAMS_SIZE_MASK 0x3F
  815. #define DB_RDMA_24B_ICID_DPM_PARAMS_SIZE_SHIFT 0
  816. #define DB_RDMA_24B_ICID_DPM_PARAMS_DPM_TYPE_MASK 0x3
  817. #define DB_RDMA_24B_ICID_DPM_PARAMS_DPM_TYPE_SHIFT 6
  818. #define DB_RDMA_24B_ICID_DPM_PARAMS_OPCODE_MASK 0xFF
  819. #define DB_RDMA_24B_ICID_DPM_PARAMS_OPCODE_SHIFT 8
  820. #define DB_RDMA_24B_ICID_DPM_PARAMS_ICID_EXT_MASK 0xFF
  821. #define DB_RDMA_24B_ICID_DPM_PARAMS_ICID_EXT_SHIFT 16
  822. #define DB_RDMA_24B_ICID_DPM_PARAMS_INV_BYTE_CNT_MASK 0x7
  823. #define DB_RDMA_24B_ICID_DPM_PARAMS_INV_BYTE_CNT_SHIFT 24
  824. #define DB_RDMA_24B_ICID_DPM_PARAMS_EXT_ICID_MODE_EN_MASK 0x1
  825. #define DB_RDMA_24B_ICID_DPM_PARAMS_EXT_ICID_MODE_EN_SHIFT 27
  826. #define DB_RDMA_24B_ICID_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
  827. #define DB_RDMA_24B_ICID_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
  828. #define DB_RDMA_24B_ICID_DPM_PARAMS_S_FLG_MASK 0x1
  829. #define DB_RDMA_24B_ICID_DPM_PARAMS_S_FLG_SHIFT 29
  830. #define DB_RDMA_24B_ICID_DPM_PARAMS_RESERVED1_MASK 0x1
  831. #define DB_RDMA_24B_ICID_DPM_PARAMS_RESERVED1_SHIFT 30
  832. #define DB_RDMA_24B_ICID_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1
  833. #define DB_RDMA_24B_ICID_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31
  834. };
  835. /* Parameters to RDMA firmware, passed in EDPM doorbell */
  836. struct db_rdma_dpm_params {
  837. __le32 params;
  838. #define DB_RDMA_DPM_PARAMS_SIZE_MASK 0x3F
  839. #define DB_RDMA_DPM_PARAMS_SIZE_SHIFT 0
  840. #define DB_RDMA_DPM_PARAMS_DPM_TYPE_MASK 0x3
  841. #define DB_RDMA_DPM_PARAMS_DPM_TYPE_SHIFT 6
  842. #define DB_RDMA_DPM_PARAMS_OPCODE_MASK 0xFF
  843. #define DB_RDMA_DPM_PARAMS_OPCODE_SHIFT 8
  844. #define DB_RDMA_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
  845. #define DB_RDMA_DPM_PARAMS_WQE_SIZE_SHIFT 16
  846. #define DB_RDMA_DPM_PARAMS_RESERVED0_MASK 0x1
  847. #define DB_RDMA_DPM_PARAMS_RESERVED0_SHIFT 27
  848. #define DB_RDMA_DPM_PARAMS_ACK_REQUEST_MASK 0x1
  849. #define DB_RDMA_DPM_PARAMS_ACK_REQUEST_SHIFT 28
  850. #define DB_RDMA_DPM_PARAMS_S_FLG_MASK 0x1
  851. #define DB_RDMA_DPM_PARAMS_S_FLG_SHIFT 29
  852. #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
  853. #define DB_RDMA_DPM_PARAMS_COMPLETION_FLG_SHIFT 30
  854. #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_MASK 0x1
  855. #define DB_RDMA_DPM_PARAMS_CONN_TYPE_IS_IWARP_SHIFT 31
  856. };
  857. /* Structure for doorbell data, in RDMA DPM mode, for the first doorbell in a
  858. * DPM burst.
  859. */
  860. struct db_rdma_dpm_data {
  861. __le16 icid;
  862. __le16 prod_val;
  863. struct db_rdma_dpm_params params;
  864. };
  865. /* Igu interrupt command */
  866. enum igu_int_cmd {
  867. IGU_INT_ENABLE = 0,
  868. IGU_INT_DISABLE = 1,
  869. IGU_INT_NOP = 2,
  870. IGU_INT_NOP2 = 3,
  871. MAX_IGU_INT_CMD
  872. };
  873. /* IGU producer or consumer update command */
  874. struct igu_prod_cons_update {
  875. __le32 sb_id_and_flags;
  876. #define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
  877. #define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
  878. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
  879. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
  880. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
  881. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
  882. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
  883. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
  884. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
  885. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
  886. #define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
  887. #define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
  888. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
  889. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
  890. __le32 reserved1;
  891. };
  892. /* Igu segments access for default status block only */
  893. enum igu_seg_access {
  894. IGU_SEG_ACCESS_REG = 0,
  895. IGU_SEG_ACCESS_ATTN = 1,
  896. MAX_IGU_SEG_ACCESS
  897. };
  898. /* Enumeration for L3 type field of parsing_and_err_flags.
  899. * L3Type: 0 - unknown (not ip), 1 - Ipv4, 2 - Ipv6
  900. * (This field can be filled according to the last-ethertype)
  901. */
  902. enum l3_type {
  903. e_l3_type_unknown,
  904. e_l3_type_ipv4,
  905. e_l3_type_ipv6,
  906. MAX_L3_TYPE
  907. };
  908. /* Enumeration for l4Protocol field of parsing_and_err_flags.
  909. * L4-protocol: 0 - none, 1 - TCP, 2 - UDP.
  910. * If the packet is IPv4 fragment, and its not the first fragment, the
  911. * protocol-type should be set to none.
  912. */
  913. enum l4_protocol {
  914. e_l4_protocol_none,
  915. e_l4_protocol_tcp,
  916. e_l4_protocol_udp,
  917. MAX_L4_PROTOCOL
  918. };
  919. /* Parsing and error flags field */
  920. struct parsing_and_err_flags {
  921. __le16 flags;
  922. #define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
  923. #define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
  924. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
  925. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
  926. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
  927. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
  928. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
  929. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
  930. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
  931. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
  932. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
  933. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
  934. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
  935. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
  936. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
  937. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
  938. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
  939. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
  940. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
  941. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
  942. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
  943. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
  944. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
  945. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
  946. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
  947. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
  948. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
  949. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
  950. };
  951. /* Parsing error flags bitmap */
  952. struct parsing_err_flags {
  953. __le16 flags;
  954. #define PARSING_ERR_FLAGS_MAC_ERROR_MASK 0x1
  955. #define PARSING_ERR_FLAGS_MAC_ERROR_SHIFT 0
  956. #define PARSING_ERR_FLAGS_TRUNC_ERROR_MASK 0x1
  957. #define PARSING_ERR_FLAGS_TRUNC_ERROR_SHIFT 1
  958. #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_MASK 0x1
  959. #define PARSING_ERR_FLAGS_PKT_TOO_SMALL_SHIFT 2
  960. #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_MASK 0x1
  961. #define PARSING_ERR_FLAGS_ANY_HDR_MISSING_TAG_SHIFT 3
  962. #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_MASK 0x1
  963. #define PARSING_ERR_FLAGS_ANY_HDR_IP_VER_MISMTCH_SHIFT 4
  964. #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_MASK 0x1
  965. #define PARSING_ERR_FLAGS_ANY_HDR_IP_V4_HDR_LEN_TOO_SMALL_SHIFT 5
  966. #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_MASK 0x1
  967. #define PARSING_ERR_FLAGS_ANY_HDR_IP_BAD_TOTAL_LEN_SHIFT 6
  968. #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_MASK 0x1
  969. #define PARSING_ERR_FLAGS_IP_V4_CHKSM_ERROR_SHIFT 7
  970. #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_MASK 0x1
  971. #define PARSING_ERR_FLAGS_ANY_HDR_L4_IP_LEN_MISMTCH_SHIFT 8
  972. #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_MASK 0x1
  973. #define PARSING_ERR_FLAGS_ZERO_UDP_IP_V6_CHKSM_SHIFT 9
  974. #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_MASK 0x1
  975. #define PARSING_ERR_FLAGS_INNER_L4_CHKSM_ERROR_SHIFT 10
  976. #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_MASK 0x1
  977. #define PARSING_ERR_FLAGS_ANY_HDR_ZERO_TTL_OR_HOP_LIM_SHIFT 11
  978. #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_MASK 0x1
  979. #define PARSING_ERR_FLAGS_NON_8021Q_TAG_EXISTS_IN_BOTH_HDRS_SHIFT 12
  980. #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_MASK 0x1
  981. #define PARSING_ERR_FLAGS_GENEVE_OPTION_OVERSIZED_SHIFT 13
  982. #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_MASK 0x1
  983. #define PARSING_ERR_FLAGS_TUNNEL_IP_V4_CHKSM_ERROR_SHIFT 14
  984. #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_MASK 0x1
  985. #define PARSING_ERR_FLAGS_TUNNEL_L4_CHKSM_ERROR_SHIFT 15
  986. };
  987. /* Pb context */
  988. struct pb_context {
  989. __le32 crc[4];
  990. };
  991. /* Concrete Function ID */
  992. struct pxp_concrete_fid {
  993. __le16 fid;
  994. #define PXP_CONCRETE_FID_PFID_MASK 0xF
  995. #define PXP_CONCRETE_FID_PFID_SHIFT 0
  996. #define PXP_CONCRETE_FID_PORT_MASK 0x3
  997. #define PXP_CONCRETE_FID_PORT_SHIFT 4
  998. #define PXP_CONCRETE_FID_PATH_MASK 0x1
  999. #define PXP_CONCRETE_FID_PATH_SHIFT 6
  1000. #define PXP_CONCRETE_FID_VFVALID_MASK 0x1
  1001. #define PXP_CONCRETE_FID_VFVALID_SHIFT 7
  1002. #define PXP_CONCRETE_FID_VFID_MASK 0xFF
  1003. #define PXP_CONCRETE_FID_VFID_SHIFT 8
  1004. };
  1005. /* Concrete Function ID */
  1006. struct pxp_pretend_concrete_fid {
  1007. __le16 fid;
  1008. #define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
  1009. #define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
  1010. #define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
  1011. #define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
  1012. #define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
  1013. #define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
  1014. #define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
  1015. #define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
  1016. };
  1017. /* Function ID */
  1018. union pxp_pretend_fid {
  1019. struct pxp_pretend_concrete_fid concrete_fid;
  1020. __le16 opaque_fid;
  1021. };
  1022. /* Pxp Pretend Command Register */
  1023. struct pxp_pretend_cmd {
  1024. union pxp_pretend_fid fid;
  1025. __le16 control;
  1026. #define PXP_PRETEND_CMD_PATH_MASK 0x1
  1027. #define PXP_PRETEND_CMD_PATH_SHIFT 0
  1028. #define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
  1029. #define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
  1030. #define PXP_PRETEND_CMD_PORT_MASK 0x3
  1031. #define PXP_PRETEND_CMD_PORT_SHIFT 2
  1032. #define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
  1033. #define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
  1034. #define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
  1035. #define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
  1036. #define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
  1037. #define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
  1038. #define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
  1039. #define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
  1040. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
  1041. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
  1042. #define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
  1043. #define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
  1044. };
  1045. /* PTT Record in PXP Admin Window */
  1046. struct pxp_ptt_entry {
  1047. __le32 offset;
  1048. #define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
  1049. #define PXP_PTT_ENTRY_OFFSET_SHIFT 0
  1050. #define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
  1051. #define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
  1052. struct pxp_pretend_cmd pretend;
  1053. };
  1054. /* VF Zone A Permission Register */
  1055. struct pxp_vf_zone_a_permission {
  1056. __le32 control;
  1057. #define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
  1058. #define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
  1059. #define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
  1060. #define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
  1061. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
  1062. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
  1063. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
  1064. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
  1065. };
  1066. /* Rdif context */
  1067. struct rdif_task_context {
  1068. __le32 initial_ref_tag;
  1069. __le16 app_tag_value;
  1070. __le16 app_tag_mask;
  1071. u8 flags0;
  1072. #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1
  1073. #define RDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0
  1074. #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1
  1075. #define RDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1
  1076. #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1
  1077. #define RDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2
  1078. #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1
  1079. #define RDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3
  1080. #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3
  1081. #define RDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4
  1082. #define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1083. #define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1084. #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1
  1085. #define RDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 7
  1086. u8 partial_dif_data[7];
  1087. __le16 partial_crc_value;
  1088. __le16 partial_checksum_value;
  1089. __le32 offset_in_io;
  1090. __le16 flags1;
  1091. #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1
  1092. #define RDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0
  1093. #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1
  1094. #define RDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1
  1095. #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1
  1096. #define RDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2
  1097. #define RDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1
  1098. #define RDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3
  1099. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1
  1100. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4
  1101. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1
  1102. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5
  1103. #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7
  1104. #define RDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6
  1105. #define RDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3
  1106. #define RDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9
  1107. #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1
  1108. #define RDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11
  1109. #define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
  1110. #define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
  1111. #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1
  1112. #define RDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13
  1113. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1
  1114. #define RDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 14
  1115. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1
  1116. #define RDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 15
  1117. __le16 state;
  1118. #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_MASK 0xF
  1119. #define RDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_SHIFT 0
  1120. #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_MASK 0xF
  1121. #define RDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_SHIFT 4
  1122. #define RDIF_TASK_CONTEXT_ERROR_IN_IO_MASK 0x1
  1123. #define RDIF_TASK_CONTEXT_ERROR_IN_IO_SHIFT 8
  1124. #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_MASK 0x1
  1125. #define RDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_SHIFT 9
  1126. #define RDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF
  1127. #define RDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 10
  1128. #define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
  1129. #define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
  1130. __le32 reserved2;
  1131. };
  1132. /* Searcher Table struct */
  1133. struct src_entry_header {
  1134. __le32 flags;
  1135. #define SRC_ENTRY_HEADER_NEXT_PTR_TYPE_MASK 0x1
  1136. #define SRC_ENTRY_HEADER_NEXT_PTR_TYPE_SHIFT 0
  1137. #define SRC_ENTRY_HEADER_EMPTY_MASK 0x1
  1138. #define SRC_ENTRY_HEADER_EMPTY_SHIFT 1
  1139. #define SRC_ENTRY_HEADER_RESERVED_MASK 0x3FFFFFFF
  1140. #define SRC_ENTRY_HEADER_RESERVED_SHIFT 2
  1141. __le32 magic_number;
  1142. struct regpair next_ptr;
  1143. };
  1144. /* Enumeration for address type */
  1145. enum src_header_next_ptr_type_enum {
  1146. e_physical_addr,
  1147. e_logical_addr,
  1148. MAX_SRC_HEADER_NEXT_PTR_TYPE_ENUM
  1149. };
  1150. /* Status block structure */
  1151. struct status_block {
  1152. __le16 pi_array[PIS_PER_SB];
  1153. __le32 sb_num;
  1154. #define STATUS_BLOCK_SB_NUM_MASK 0x1FF
  1155. #define STATUS_BLOCK_SB_NUM_SHIFT 0
  1156. #define STATUS_BLOCK_ZERO_PAD_MASK 0x7F
  1157. #define STATUS_BLOCK_ZERO_PAD_SHIFT 9
  1158. #define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF
  1159. #define STATUS_BLOCK_ZERO_PAD2_SHIFT 16
  1160. __le32 prod_index;
  1161. #define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
  1162. #define STATUS_BLOCK_PROD_INDEX_SHIFT 0
  1163. #define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF
  1164. #define STATUS_BLOCK_ZERO_PAD3_SHIFT 24
  1165. };
  1166. /* Tdif context */
  1167. struct tdif_task_context {
  1168. __le32 initial_ref_tag;
  1169. __le16 app_tag_value;
  1170. __le16 app_tag_mask;
  1171. __le16 partial_crc_value_b;
  1172. __le16 partial_checksum_value_b;
  1173. __le16 stateB;
  1174. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_MASK 0xF
  1175. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_B_SHIFT 0
  1176. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_MASK 0xF
  1177. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_B_SHIFT 4
  1178. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_MASK 0x1
  1179. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_B_SHIFT 8
  1180. #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_MASK 0x1
  1181. #define TDIF_TASK_CONTEXT_CHECKSUM_VERFLOW_SHIFT 9
  1182. #define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
  1183. #define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
  1184. u8 reserved1;
  1185. u8 flags0;
  1186. #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_MASK 0x1
  1187. #define TDIF_TASK_CONTEXT_IGNORE_APP_TAG_SHIFT 0
  1188. #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_MASK 0x1
  1189. #define TDIF_TASK_CONTEXT_INITIAL_REF_TAG_VALID_SHIFT 1
  1190. #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_MASK 0x1
  1191. #define TDIF_TASK_CONTEXT_HOST_GUARD_TYPE_SHIFT 2
  1192. #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_MASK 0x1
  1193. #define TDIF_TASK_CONTEXT_SET_ERROR_WITH_EOP_SHIFT 3
  1194. #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_MASK 0x3
  1195. #define TDIF_TASK_CONTEXT_PROTECTION_TYPE_SHIFT 4
  1196. #define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1197. #define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1198. #define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
  1199. #define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
  1200. __le32 flags1;
  1201. #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_MASK 0x1
  1202. #define TDIF_TASK_CONTEXT_VALIDATE_GUARD_SHIFT 0
  1203. #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_MASK 0x1
  1204. #define TDIF_TASK_CONTEXT_VALIDATE_APP_TAG_SHIFT 1
  1205. #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_MASK 0x1
  1206. #define TDIF_TASK_CONTEXT_VALIDATE_REF_TAG_SHIFT 2
  1207. #define TDIF_TASK_CONTEXT_FORWARD_GUARD_MASK 0x1
  1208. #define TDIF_TASK_CONTEXT_FORWARD_GUARD_SHIFT 3
  1209. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_MASK 0x1
  1210. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_SHIFT 4
  1211. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_MASK 0x1
  1212. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_SHIFT 5
  1213. #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_MASK 0x7
  1214. #define TDIF_TASK_CONTEXT_INTERVAL_SIZE_SHIFT 6
  1215. #define TDIF_TASK_CONTEXT_HOST_INTERFACE_MASK 0x3
  1216. #define TDIF_TASK_CONTEXT_HOST_INTERFACE_SHIFT 9
  1217. #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_MASK 0x1
  1218. #define TDIF_TASK_CONTEXT_DIF_BEFORE_DATA_SHIFT 11
  1219. #define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
  1220. #define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
  1221. #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_MASK 0x1
  1222. #define TDIF_TASK_CONTEXT_NETWORK_INTERFACE_SHIFT 13
  1223. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_MASK 0xF
  1224. #define TDIF_TASK_CONTEXT_RECEIVED_DIF_BYTES_LEFT_A_SHIFT 14
  1225. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_MASK 0xF
  1226. #define TDIF_TASK_CONTEXT_TRANSMITED_DIF_BYTES_LEFT_A_SHIFT 18
  1227. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_MASK 0x1
  1228. #define TDIF_TASK_CONTEXT_ERROR_IN_IO_A_SHIFT 22
  1229. #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_MASK 0x1
  1230. #define TDIF_TASK_CONTEXT_CHECKSUM_OVERFLOW_A_SHIFT 23
  1231. #define TDIF_TASK_CONTEXT_REF_TAG_MASK_MASK 0xF
  1232. #define TDIF_TASK_CONTEXT_REF_TAG_MASK_SHIFT 24
  1233. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_MASK 0x1
  1234. #define TDIF_TASK_CONTEXT_FORWARD_APP_TAG_WITH_MASK_SHIFT 28
  1235. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_MASK 0x1
  1236. #define TDIF_TASK_CONTEXT_FORWARD_REF_TAG_WITH_MASK_SHIFT 29
  1237. #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_MASK 0x1
  1238. #define TDIF_TASK_CONTEXT_KEEP_REF_TAG_CONST_SHIFT 30
  1239. #define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
  1240. #define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
  1241. __le32 offset_in_io_b;
  1242. __le16 partial_crc_value_a;
  1243. __le16 partial_checksum_value_a;
  1244. __le32 offset_in_io_a;
  1245. u8 partial_dif_data_a[8];
  1246. u8 partial_dif_data_b[8];
  1247. };
  1248. /* Timers context */
  1249. struct timers_context {
  1250. __le32 logical_client_0;
  1251. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0x7FFFFFF
  1252. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
  1253. #define TIMERS_CONTEXT_RESERVED0_MASK 0x1
  1254. #define TIMERS_CONTEXT_RESERVED0_SHIFT 27
  1255. #define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
  1256. #define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
  1257. #define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
  1258. #define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
  1259. #define TIMERS_CONTEXT_RESERVED1_MASK 0x3
  1260. #define TIMERS_CONTEXT_RESERVED1_SHIFT 30
  1261. __le32 logical_client_1;
  1262. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0x7FFFFFF
  1263. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
  1264. #define TIMERS_CONTEXT_RESERVED2_MASK 0x1
  1265. #define TIMERS_CONTEXT_RESERVED2_SHIFT 27
  1266. #define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
  1267. #define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
  1268. #define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
  1269. #define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
  1270. #define TIMERS_CONTEXT_RESERVED3_MASK 0x3
  1271. #define TIMERS_CONTEXT_RESERVED3_SHIFT 30
  1272. __le32 logical_client_2;
  1273. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0x7FFFFFF
  1274. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
  1275. #define TIMERS_CONTEXT_RESERVED4_MASK 0x1
  1276. #define TIMERS_CONTEXT_RESERVED4_SHIFT 27
  1277. #define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
  1278. #define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
  1279. #define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
  1280. #define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
  1281. #define TIMERS_CONTEXT_RESERVED5_MASK 0x3
  1282. #define TIMERS_CONTEXT_RESERVED5_SHIFT 30
  1283. __le32 host_expiration_fields;
  1284. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0x7FFFFFF
  1285. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
  1286. #define TIMERS_CONTEXT_RESERVED6_MASK 0x1
  1287. #define TIMERS_CONTEXT_RESERVED6_SHIFT 27
  1288. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
  1289. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
  1290. #define TIMERS_CONTEXT_RESERVED7_MASK 0x7
  1291. #define TIMERS_CONTEXT_RESERVED7_SHIFT 29
  1292. };
  1293. /* Enum for next_protocol field of tunnel_parsing_flags / tunnelTypeDesc */
  1294. enum tunnel_next_protocol {
  1295. e_unknown = 0,
  1296. e_l2 = 1,
  1297. e_ipv4 = 2,
  1298. e_ipv6 = 3,
  1299. MAX_TUNNEL_NEXT_PROTOCOL
  1300. };
  1301. #endif /* __COMMON_HSI__ */
  1302. #endif