ucb1x00.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * linux/include/mfd/ucb1x00.h
  4. *
  5. * Copyright (C) 2001 Russell King, All Rights Reserved.
  6. */
  7. #ifndef UCB1200_H
  8. #define UCB1200_H
  9. #include <linux/device.h>
  10. #include <linux/mfd/mcp.h>
  11. #include <linux/gpio.h>
  12. #include <linux/mutex.h>
  13. #define UCB_IO_DATA 0x00
  14. #define UCB_IO_DIR 0x01
  15. #define UCB_IO_0 (1 << 0)
  16. #define UCB_IO_1 (1 << 1)
  17. #define UCB_IO_2 (1 << 2)
  18. #define UCB_IO_3 (1 << 3)
  19. #define UCB_IO_4 (1 << 4)
  20. #define UCB_IO_5 (1 << 5)
  21. #define UCB_IO_6 (1 << 6)
  22. #define UCB_IO_7 (1 << 7)
  23. #define UCB_IO_8 (1 << 8)
  24. #define UCB_IO_9 (1 << 9)
  25. #define UCB_IE_RIS 0x02
  26. #define UCB_IE_FAL 0x03
  27. #define UCB_IE_STATUS 0x04
  28. #define UCB_IE_CLEAR 0x04
  29. #define UCB_IE_ADC (1 << 11)
  30. #define UCB_IE_TSPX (1 << 12)
  31. #define UCB_IE_TSMX (1 << 13)
  32. #define UCB_IE_TCLIP (1 << 14)
  33. #define UCB_IE_ACLIP (1 << 15)
  34. #define UCB_IRQ_TSPX 12
  35. #define UCB_TC_A 0x05
  36. #define UCB_TC_A_LOOP (1 << 7) /* UCB1200 */
  37. #define UCB_TC_A_AMPL (1 << 7) /* UCB1300 */
  38. #define UCB_TC_B 0x06
  39. #define UCB_TC_B_VOICE_ENA (1 << 3)
  40. #define UCB_TC_B_CLIP (1 << 4)
  41. #define UCB_TC_B_ATT (1 << 6)
  42. #define UCB_TC_B_SIDE_ENA (1 << 11)
  43. #define UCB_TC_B_MUTE (1 << 13)
  44. #define UCB_TC_B_IN_ENA (1 << 14)
  45. #define UCB_TC_B_OUT_ENA (1 << 15)
  46. #define UCB_AC_A 0x07
  47. #define UCB_AC_B 0x08
  48. #define UCB_AC_B_LOOP (1 << 8)
  49. #define UCB_AC_B_MUTE (1 << 13)
  50. #define UCB_AC_B_IN_ENA (1 << 14)
  51. #define UCB_AC_B_OUT_ENA (1 << 15)
  52. #define UCB_TS_CR 0x09
  53. #define UCB_TS_CR_TSMX_POW (1 << 0)
  54. #define UCB_TS_CR_TSPX_POW (1 << 1)
  55. #define UCB_TS_CR_TSMY_POW (1 << 2)
  56. #define UCB_TS_CR_TSPY_POW (1 << 3)
  57. #define UCB_TS_CR_TSMX_GND (1 << 4)
  58. #define UCB_TS_CR_TSPX_GND (1 << 5)
  59. #define UCB_TS_CR_TSMY_GND (1 << 6)
  60. #define UCB_TS_CR_TSPY_GND (1 << 7)
  61. #define UCB_TS_CR_MODE_INT (0 << 8)
  62. #define UCB_TS_CR_MODE_PRES (1 << 8)
  63. #define UCB_TS_CR_MODE_POS (2 << 8)
  64. #define UCB_TS_CR_BIAS_ENA (1 << 11)
  65. #define UCB_TS_CR_TSPX_LOW (1 << 12)
  66. #define UCB_TS_CR_TSMX_LOW (1 << 13)
  67. #define UCB_ADC_CR 0x0a
  68. #define UCB_ADC_SYNC_ENA (1 << 0)
  69. #define UCB_ADC_VREFBYP_CON (1 << 1)
  70. #define UCB_ADC_INP_TSPX (0 << 2)
  71. #define UCB_ADC_INP_TSMX (1 << 2)
  72. #define UCB_ADC_INP_TSPY (2 << 2)
  73. #define UCB_ADC_INP_TSMY (3 << 2)
  74. #define UCB_ADC_INP_AD0 (4 << 2)
  75. #define UCB_ADC_INP_AD1 (5 << 2)
  76. #define UCB_ADC_INP_AD2 (6 << 2)
  77. #define UCB_ADC_INP_AD3 (7 << 2)
  78. #define UCB_ADC_EXT_REF (1 << 5)
  79. #define UCB_ADC_START (1 << 7)
  80. #define UCB_ADC_ENA (1 << 15)
  81. #define UCB_ADC_DATA 0x0b
  82. #define UCB_ADC_DAT_VAL (1 << 15)
  83. #define UCB_ADC_DAT(x) (((x) & 0x7fe0) >> 5)
  84. #define UCB_ID 0x0c
  85. #define UCB_ID_1200 0x1004
  86. #define UCB_ID_1300 0x1005
  87. #define UCB_ID_TC35143 0x9712
  88. #define UCB_MODE 0x0d
  89. #define UCB_MODE_DYN_VFLAG_ENA (1 << 12)
  90. #define UCB_MODE_AUD_OFF_CAN (1 << 13)
  91. enum ucb1x00_reset {
  92. UCB_RST_PROBE,
  93. UCB_RST_RESUME,
  94. UCB_RST_SUSPEND,
  95. UCB_RST_REMOVE,
  96. UCB_RST_PROBE_FAIL,
  97. };
  98. struct ucb1x00_plat_data {
  99. void (*reset)(enum ucb1x00_reset);
  100. unsigned irq_base;
  101. int gpio_base;
  102. unsigned can_wakeup;
  103. };
  104. struct ucb1x00 {
  105. raw_spinlock_t irq_lock;
  106. struct mcp *mcp;
  107. unsigned int irq;
  108. int irq_base;
  109. struct mutex adc_mutex;
  110. spinlock_t io_lock;
  111. u16 id;
  112. u16 io_dir;
  113. u16 io_out;
  114. u16 adc_cr;
  115. u16 irq_fal_enbl;
  116. u16 irq_ris_enbl;
  117. u16 irq_mask;
  118. u16 irq_wake;
  119. struct device dev;
  120. struct list_head node;
  121. struct list_head devs;
  122. struct gpio_chip gpio;
  123. };
  124. struct ucb1x00_driver;
  125. struct ucb1x00_dev {
  126. struct list_head dev_node;
  127. struct list_head drv_node;
  128. struct ucb1x00 *ucb;
  129. struct ucb1x00_driver *drv;
  130. void *priv;
  131. };
  132. struct ucb1x00_driver {
  133. struct list_head node;
  134. struct list_head devs;
  135. int (*add)(struct ucb1x00_dev *dev);
  136. void (*remove)(struct ucb1x00_dev *dev);
  137. int (*suspend)(struct ucb1x00_dev *dev);
  138. int (*resume)(struct ucb1x00_dev *dev);
  139. };
  140. #define classdev_to_ucb1x00(cd) container_of(cd, struct ucb1x00, dev)
  141. int ucb1x00_register_driver(struct ucb1x00_driver *);
  142. void ucb1x00_unregister_driver(struct ucb1x00_driver *);
  143. /**
  144. * ucb1x00_clkrate - return the UCB1x00 SIB clock rate
  145. * @ucb: UCB1x00 structure describing chip
  146. *
  147. * Return the SIB clock rate in Hz.
  148. */
  149. static inline unsigned int ucb1x00_clkrate(struct ucb1x00 *ucb)
  150. {
  151. return mcp_get_sclk_rate(ucb->mcp);
  152. }
  153. /**
  154. * ucb1x00_enable - enable the UCB1x00 SIB clock
  155. * @ucb: UCB1x00 structure describing chip
  156. *
  157. * Enable the SIB clock. This can be called multiple times.
  158. */
  159. static inline void ucb1x00_enable(struct ucb1x00 *ucb)
  160. {
  161. mcp_enable(ucb->mcp);
  162. }
  163. /**
  164. * ucb1x00_disable - disable the UCB1x00 SIB clock
  165. * @ucb: UCB1x00 structure describing chip
  166. *
  167. * Disable the SIB clock. The SIB clock will only be disabled
  168. * when the number of ucb1x00_enable calls match the number of
  169. * ucb1x00_disable calls.
  170. */
  171. static inline void ucb1x00_disable(struct ucb1x00 *ucb)
  172. {
  173. mcp_disable(ucb->mcp);
  174. }
  175. /**
  176. * ucb1x00_reg_write - write a UCB1x00 register
  177. * @ucb: UCB1x00 structure describing chip
  178. * @reg: UCB1x00 4-bit register index to write
  179. * @val: UCB1x00 16-bit value to write
  180. *
  181. * Write the UCB1x00 register @reg with value @val. The SIB
  182. * clock must be running for this function to return.
  183. */
  184. static inline void ucb1x00_reg_write(struct ucb1x00 *ucb, unsigned int reg, unsigned int val)
  185. {
  186. mcp_reg_write(ucb->mcp, reg, val);
  187. }
  188. /**
  189. * ucb1x00_reg_read - read a UCB1x00 register
  190. * @ucb: UCB1x00 structure describing chip
  191. * @reg: UCB1x00 4-bit register index to write
  192. *
  193. * Read the UCB1x00 register @reg and return its value. The SIB
  194. * clock must be running for this function to return.
  195. */
  196. static inline unsigned int ucb1x00_reg_read(struct ucb1x00 *ucb, unsigned int reg)
  197. {
  198. return mcp_reg_read(ucb->mcp, reg);
  199. }
  200. /**
  201. * ucb1x00_set_audio_divisor -
  202. * @ucb: UCB1x00 structure describing chip
  203. * @div: SIB clock divisor
  204. */
  205. static inline void ucb1x00_set_audio_divisor(struct ucb1x00 *ucb, unsigned int div)
  206. {
  207. mcp_set_audio_divisor(ucb->mcp, div);
  208. }
  209. /**
  210. * ucb1x00_set_telecom_divisor -
  211. * @ucb: UCB1x00 structure describing chip
  212. * @div: SIB clock divisor
  213. */
  214. static inline void ucb1x00_set_telecom_divisor(struct ucb1x00 *ucb, unsigned int div)
  215. {
  216. mcp_set_telecom_divisor(ucb->mcp, div);
  217. }
  218. void ucb1x00_io_set_dir(struct ucb1x00 *ucb, unsigned int, unsigned int);
  219. void ucb1x00_io_write(struct ucb1x00 *ucb, unsigned int, unsigned int);
  220. unsigned int ucb1x00_io_read(struct ucb1x00 *ucb);
  221. #define UCB_NOSYNC (0)
  222. #define UCB_SYNC (1)
  223. unsigned int ucb1x00_adc_read(struct ucb1x00 *ucb, int adc_channel, int sync);
  224. void ucb1x00_adc_enable(struct ucb1x00 *ucb);
  225. void ucb1x00_adc_disable(struct ucb1x00 *ucb);
  226. #endif