tps65910.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * tps65910.h -- TI TPS6591x
  4. *
  5. * Copyright 2010-2011 Texas Instruments Inc.
  6. *
  7. * Author: Graeme Gregory <[email protected]>
  8. * Author: Jorge Eduardo Candelaria <[email protected]>
  9. * Author: Arnaud Deconinck <[email protected]>
  10. */
  11. #ifndef __LINUX_MFD_TPS65910_H
  12. #define __LINUX_MFD_TPS65910_H
  13. #include <linux/gpio.h>
  14. #include <linux/regmap.h>
  15. /* TPS chip id list */
  16. #define TPS65910 0
  17. #define TPS65911 1
  18. /* TPS regulator type list */
  19. #define REGULATOR_LDO 0
  20. #define REGULATOR_DCDC 1
  21. /*
  22. * List of registers for component TPS65910
  23. *
  24. */
  25. #define TPS65910_SECONDS 0x0
  26. #define TPS65910_MINUTES 0x1
  27. #define TPS65910_HOURS 0x2
  28. #define TPS65910_DAYS 0x3
  29. #define TPS65910_MONTHS 0x4
  30. #define TPS65910_YEARS 0x5
  31. #define TPS65910_WEEKS 0x6
  32. #define TPS65910_ALARM_SECONDS 0x8
  33. #define TPS65910_ALARM_MINUTES 0x9
  34. #define TPS65910_ALARM_HOURS 0xA
  35. #define TPS65910_ALARM_DAYS 0xB
  36. #define TPS65910_ALARM_MONTHS 0xC
  37. #define TPS65910_ALARM_YEARS 0xD
  38. #define TPS65910_RTC_CTRL 0x10
  39. #define TPS65910_RTC_STATUS 0x11
  40. #define TPS65910_RTC_INTERRUPTS 0x12
  41. #define TPS65910_RTC_COMP_LSB 0x13
  42. #define TPS65910_RTC_COMP_MSB 0x14
  43. #define TPS65910_RTC_RES_PROG 0x15
  44. #define TPS65910_RTC_RESET_STATUS 0x16
  45. #define TPS65910_BCK1 0x17
  46. #define TPS65910_BCK2 0x18
  47. #define TPS65910_BCK3 0x19
  48. #define TPS65910_BCK4 0x1A
  49. #define TPS65910_BCK5 0x1B
  50. #define TPS65910_PUADEN 0x1C
  51. #define TPS65910_REF 0x1D
  52. #define TPS65910_VRTC 0x1E
  53. #define TPS65910_VIO 0x20
  54. #define TPS65910_VDD1 0x21
  55. #define TPS65910_VDD1_OP 0x22
  56. #define TPS65910_VDD1_SR 0x23
  57. #define TPS65910_VDD2 0x24
  58. #define TPS65910_VDD2_OP 0x25
  59. #define TPS65910_VDD2_SR 0x26
  60. #define TPS65910_VDD3 0x27
  61. #define TPS65910_VDIG1 0x30
  62. #define TPS65910_VDIG2 0x31
  63. #define TPS65910_VAUX1 0x32
  64. #define TPS65910_VAUX2 0x33
  65. #define TPS65910_VAUX33 0x34
  66. #define TPS65910_VMMC 0x35
  67. #define TPS65910_VPLL 0x36
  68. #define TPS65910_VDAC 0x37
  69. #define TPS65910_THERM 0x38
  70. #define TPS65910_BBCH 0x39
  71. #define TPS65910_DCDCCTRL 0x3E
  72. #define TPS65910_DEVCTRL 0x3F
  73. #define TPS65910_DEVCTRL2 0x40
  74. #define TPS65910_SLEEP_KEEP_LDO_ON 0x41
  75. #define TPS65910_SLEEP_KEEP_RES_ON 0x42
  76. #define TPS65910_SLEEP_SET_LDO_OFF 0x43
  77. #define TPS65910_SLEEP_SET_RES_OFF 0x44
  78. #define TPS65910_EN1_LDO_ASS 0x45
  79. #define TPS65910_EN1_SMPS_ASS 0x46
  80. #define TPS65910_EN2_LDO_ASS 0x47
  81. #define TPS65910_EN2_SMPS_ASS 0x48
  82. #define TPS65910_EN3_LDO_ASS 0x49
  83. #define TPS65910_SPARE 0x4A
  84. #define TPS65910_INT_STS 0x50
  85. #define TPS65910_INT_MSK 0x51
  86. #define TPS65910_INT_STS2 0x52
  87. #define TPS65910_INT_MSK2 0x53
  88. #define TPS65910_INT_STS3 0x54
  89. #define TPS65910_INT_MSK3 0x55
  90. #define TPS65910_GPIO0 0x60
  91. #define TPS65910_GPIO1 0x61
  92. #define TPS65910_GPIO2 0x62
  93. #define TPS65910_GPIO3 0x63
  94. #define TPS65910_GPIO4 0x64
  95. #define TPS65910_GPIO5 0x65
  96. #define TPS65910_GPIO6 0x66
  97. #define TPS65910_GPIO7 0x67
  98. #define TPS65910_GPIO8 0x68
  99. #define TPS65910_JTAGVERNUM 0x80
  100. #define TPS65910_MAX_REGISTER 0x80
  101. /*
  102. * List of registers specific to TPS65911
  103. */
  104. #define TPS65911_VDDCTRL 0x27
  105. #define TPS65911_VDDCTRL_OP 0x28
  106. #define TPS65911_VDDCTRL_SR 0x29
  107. #define TPS65911_LDO1 0x30
  108. #define TPS65911_LDO2 0x31
  109. #define TPS65911_LDO5 0x32
  110. #define TPS65911_LDO8 0x33
  111. #define TPS65911_LDO7 0x34
  112. #define TPS65911_LDO6 0x35
  113. #define TPS65911_LDO4 0x36
  114. #define TPS65911_LDO3 0x37
  115. #define TPS65911_VMBCH 0x6A
  116. #define TPS65911_VMBCH2 0x6B
  117. /*
  118. * List of register bitfields for component TPS65910
  119. *
  120. */
  121. /* RTC_CTRL_REG bitfields */
  122. #define TPS65910_RTC_CTRL_STOP_RTC 0x01 /*0=stop, 1=run */
  123. #define TPS65910_RTC_CTRL_AUTO_COMP 0x04
  124. #define TPS65910_RTC_CTRL_GET_TIME 0x40
  125. /* RTC_STATUS_REG bitfields */
  126. #define TPS65910_RTC_STATUS_ALARM 0x40
  127. /* RTC_INTERRUPTS_REG bitfields */
  128. #define TPS65910_RTC_INTERRUPTS_EVERY 0x03
  129. #define TPS65910_RTC_INTERRUPTS_IT_ALARM 0x08
  130. /*Register BCK1 (0x80) register.RegisterDescription */
  131. #define BCK1_BCKUP_MASK 0xFF
  132. #define BCK1_BCKUP_SHIFT 0
  133. /*Register BCK2 (0x80) register.RegisterDescription */
  134. #define BCK2_BCKUP_MASK 0xFF
  135. #define BCK2_BCKUP_SHIFT 0
  136. /*Register BCK3 (0x80) register.RegisterDescription */
  137. #define BCK3_BCKUP_MASK 0xFF
  138. #define BCK3_BCKUP_SHIFT 0
  139. /*Register BCK4 (0x80) register.RegisterDescription */
  140. #define BCK4_BCKUP_MASK 0xFF
  141. #define BCK4_BCKUP_SHIFT 0
  142. /*Register BCK5 (0x80) register.RegisterDescription */
  143. #define BCK5_BCKUP_MASK 0xFF
  144. #define BCK5_BCKUP_SHIFT 0
  145. /*Register PUADEN (0x80) register.RegisterDescription */
  146. #define PUADEN_EN3P_MASK 0x80
  147. #define PUADEN_EN3P_SHIFT 7
  148. #define PUADEN_I2CCTLP_MASK 0x40
  149. #define PUADEN_I2CCTLP_SHIFT 6
  150. #define PUADEN_I2CSRP_MASK 0x20
  151. #define PUADEN_I2CSRP_SHIFT 5
  152. #define PUADEN_PWRONP_MASK 0x10
  153. #define PUADEN_PWRONP_SHIFT 4
  154. #define PUADEN_SLEEPP_MASK 0x08
  155. #define PUADEN_SLEEPP_SHIFT 3
  156. #define PUADEN_PWRHOLDP_MASK 0x04
  157. #define PUADEN_PWRHOLDP_SHIFT 2
  158. #define PUADEN_BOOT1P_MASK 0x02
  159. #define PUADEN_BOOT1P_SHIFT 1
  160. #define PUADEN_BOOT0P_MASK 0x01
  161. #define PUADEN_BOOT0P_SHIFT 0
  162. /*Register REF (0x80) register.RegisterDescription */
  163. #define REF_VMBCH_SEL_MASK 0x0C
  164. #define REF_VMBCH_SEL_SHIFT 2
  165. #define REF_ST_MASK 0x03
  166. #define REF_ST_SHIFT 0
  167. /*Register VRTC (0x80) register.RegisterDescription */
  168. #define VRTC_VRTC_OFFMASK_MASK 0x08
  169. #define VRTC_VRTC_OFFMASK_SHIFT 3
  170. #define VRTC_ST_MASK 0x03
  171. #define VRTC_ST_SHIFT 0
  172. /*Register VIO (0x80) register.RegisterDescription */
  173. #define VIO_ILMAX_MASK 0xC0
  174. #define VIO_ILMAX_SHIFT 6
  175. #define VIO_SEL_MASK 0x0C
  176. #define VIO_SEL_SHIFT 2
  177. #define VIO_ST_MASK 0x03
  178. #define VIO_ST_SHIFT 0
  179. /*Register VDD1 (0x80) register.RegisterDescription */
  180. #define VDD1_VGAIN_SEL_MASK 0xC0
  181. #define VDD1_VGAIN_SEL_SHIFT 6
  182. #define VDD1_ILMAX_MASK 0x20
  183. #define VDD1_ILMAX_SHIFT 5
  184. #define VDD1_TSTEP_MASK 0x1C
  185. #define VDD1_TSTEP_SHIFT 2
  186. #define VDD1_ST_MASK 0x03
  187. #define VDD1_ST_SHIFT 0
  188. /*Register VDD1_OP (0x80) register.RegisterDescription */
  189. #define VDD1_OP_CMD_MASK 0x80
  190. #define VDD1_OP_CMD_SHIFT 7
  191. #define VDD1_OP_SEL_MASK 0x7F
  192. #define VDD1_OP_SEL_SHIFT 0
  193. /*Register VDD1_SR (0x80) register.RegisterDescription */
  194. #define VDD1_SR_SEL_MASK 0x7F
  195. #define VDD1_SR_SEL_SHIFT 0
  196. /*Register VDD2 (0x80) register.RegisterDescription */
  197. #define VDD2_VGAIN_SEL_MASK 0xC0
  198. #define VDD2_VGAIN_SEL_SHIFT 6
  199. #define VDD2_ILMAX_MASK 0x20
  200. #define VDD2_ILMAX_SHIFT 5
  201. #define VDD2_TSTEP_MASK 0x1C
  202. #define VDD2_TSTEP_SHIFT 2
  203. #define VDD2_ST_MASK 0x03
  204. #define VDD2_ST_SHIFT 0
  205. /*Register VDD2_OP (0x80) register.RegisterDescription */
  206. #define VDD2_OP_CMD_MASK 0x80
  207. #define VDD2_OP_CMD_SHIFT 7
  208. #define VDD2_OP_SEL_MASK 0x7F
  209. #define VDD2_OP_SEL_SHIFT 0
  210. /*Register VDD2_SR (0x80) register.RegisterDescription */
  211. #define VDD2_SR_SEL_MASK 0x7F
  212. #define VDD2_SR_SEL_SHIFT 0
  213. /*Registers VDD1, VDD2 voltage values definitions */
  214. #define VDD1_2_NUM_VOLT_FINE 73
  215. #define VDD1_2_NUM_VOLT_COARSE 3
  216. #define VDD1_2_MIN_VOLT 6000
  217. #define VDD1_2_OFFSET 125
  218. /*Register VDD3 (0x80) register.RegisterDescription */
  219. #define VDD3_CKINEN_MASK 0x04
  220. #define VDD3_CKINEN_SHIFT 2
  221. #define VDD3_ST_MASK 0x03
  222. #define VDD3_ST_SHIFT 0
  223. #define VDDCTRL_MIN_VOLT 6000
  224. #define VDDCTRL_OFFSET 125
  225. /*Registers VDIG (0x80) to VDAC register.RegisterDescription */
  226. #define LDO_SEL_MASK 0x0C
  227. #define LDO_SEL_SHIFT 2
  228. #define LDO_ST_MASK 0x03
  229. #define LDO_ST_SHIFT 0
  230. #define LDO_ST_ON_BIT 0x01
  231. #define LDO_ST_MODE_BIT 0x02
  232. /* Registers LDO1 to LDO8 in tps65910 */
  233. #define LDO1_SEL_MASK 0xFC
  234. #define LDO3_SEL_MASK 0x7C
  235. #define LDO_MIN_VOLT 1000
  236. #define LDO_MAX_VOLT 3300
  237. /*Register VDIG1 (0x80) register.RegisterDescription */
  238. #define VDIG1_SEL_MASK 0x0C
  239. #define VDIG1_SEL_SHIFT 2
  240. #define VDIG1_ST_MASK 0x03
  241. #define VDIG1_ST_SHIFT 0
  242. /*Register VDIG2 (0x80) register.RegisterDescription */
  243. #define VDIG2_SEL_MASK 0x0C
  244. #define VDIG2_SEL_SHIFT 2
  245. #define VDIG2_ST_MASK 0x03
  246. #define VDIG2_ST_SHIFT 0
  247. /*Register VAUX1 (0x80) register.RegisterDescription */
  248. #define VAUX1_SEL_MASK 0x0C
  249. #define VAUX1_SEL_SHIFT 2
  250. #define VAUX1_ST_MASK 0x03
  251. #define VAUX1_ST_SHIFT 0
  252. /*Register VAUX2 (0x80) register.RegisterDescription */
  253. #define VAUX2_SEL_MASK 0x0C
  254. #define VAUX2_SEL_SHIFT 2
  255. #define VAUX2_ST_MASK 0x03
  256. #define VAUX2_ST_SHIFT 0
  257. /*Register VAUX33 (0x80) register.RegisterDescription */
  258. #define VAUX33_SEL_MASK 0x0C
  259. #define VAUX33_SEL_SHIFT 2
  260. #define VAUX33_ST_MASK 0x03
  261. #define VAUX33_ST_SHIFT 0
  262. /*Register VMMC (0x80) register.RegisterDescription */
  263. #define VMMC_SEL_MASK 0x0C
  264. #define VMMC_SEL_SHIFT 2
  265. #define VMMC_ST_MASK 0x03
  266. #define VMMC_ST_SHIFT 0
  267. /*Register VPLL (0x80) register.RegisterDescription */
  268. #define VPLL_SEL_MASK 0x0C
  269. #define VPLL_SEL_SHIFT 2
  270. #define VPLL_ST_MASK 0x03
  271. #define VPLL_ST_SHIFT 0
  272. /*Register VDAC (0x80) register.RegisterDescription */
  273. #define VDAC_SEL_MASK 0x0C
  274. #define VDAC_SEL_SHIFT 2
  275. #define VDAC_ST_MASK 0x03
  276. #define VDAC_ST_SHIFT 0
  277. /*Register THERM (0x80) register.RegisterDescription */
  278. #define THERM_THERM_HD_MASK 0x20
  279. #define THERM_THERM_HD_SHIFT 5
  280. #define THERM_THERM_TS_MASK 0x10
  281. #define THERM_THERM_TS_SHIFT 4
  282. #define THERM_THERM_HDSEL_MASK 0x0C
  283. #define THERM_THERM_HDSEL_SHIFT 2
  284. #define THERM_RSVD1_MASK 0x02
  285. #define THERM_RSVD1_SHIFT 1
  286. #define THERM_THERM_STATE_MASK 0x01
  287. #define THERM_THERM_STATE_SHIFT 0
  288. /*Register BBCH (0x80) register.RegisterDescription */
  289. #define BBCH_BBSEL_MASK 0x06
  290. #define BBCH_BBSEL_SHIFT 1
  291. /*Register DCDCCTRL (0x80) register.RegisterDescription */
  292. #define DCDCCTRL_VDD2_PSKIP_MASK 0x20
  293. #define DCDCCTRL_VDD2_PSKIP_SHIFT 5
  294. #define DCDCCTRL_VDD1_PSKIP_MASK 0x10
  295. #define DCDCCTRL_VDD1_PSKIP_SHIFT 4
  296. #define DCDCCTRL_VIO_PSKIP_MASK 0x08
  297. #define DCDCCTRL_VIO_PSKIP_SHIFT 3
  298. #define DCDCCTRL_DCDCCKEXT_MASK 0x04
  299. #define DCDCCTRL_DCDCCKEXT_SHIFT 2
  300. #define DCDCCTRL_DCDCCKSYNC_MASK 0x03
  301. #define DCDCCTRL_DCDCCKSYNC_SHIFT 0
  302. /*Register DEVCTRL (0x80) register.RegisterDescription */
  303. #define DEVCTRL_PWR_OFF_MASK 0x80
  304. #define DEVCTRL_PWR_OFF_SHIFT 7
  305. #define DEVCTRL_RTC_PWDN_MASK 0x40
  306. #define DEVCTRL_RTC_PWDN_SHIFT 6
  307. #define DEVCTRL_CK32K_CTRL_MASK 0x20
  308. #define DEVCTRL_CK32K_CTRL_SHIFT 5
  309. #define DEVCTRL_SR_CTL_I2C_SEL_MASK 0x10
  310. #define DEVCTRL_SR_CTL_I2C_SEL_SHIFT 4
  311. #define DEVCTRL_DEV_OFF_RST_MASK 0x08
  312. #define DEVCTRL_DEV_OFF_RST_SHIFT 3
  313. #define DEVCTRL_DEV_ON_MASK 0x04
  314. #define DEVCTRL_DEV_ON_SHIFT 2
  315. #define DEVCTRL_DEV_SLP_MASK 0x02
  316. #define DEVCTRL_DEV_SLP_SHIFT 1
  317. #define DEVCTRL_DEV_OFF_MASK 0x01
  318. #define DEVCTRL_DEV_OFF_SHIFT 0
  319. /*Register DEVCTRL2 (0x80) register.RegisterDescription */
  320. #define DEVCTRL2_TSLOT_LENGTH_MASK 0x30
  321. #define DEVCTRL2_TSLOT_LENGTH_SHIFT 4
  322. #define DEVCTRL2_SLEEPSIG_POL_MASK 0x08
  323. #define DEVCTRL2_SLEEPSIG_POL_SHIFT 3
  324. #define DEVCTRL2_PWON_LP_OFF_MASK 0x04
  325. #define DEVCTRL2_PWON_LP_OFF_SHIFT 2
  326. #define DEVCTRL2_PWON_LP_RST_MASK 0x02
  327. #define DEVCTRL2_PWON_LP_RST_SHIFT 1
  328. #define DEVCTRL2_IT_POL_MASK 0x01
  329. #define DEVCTRL2_IT_POL_SHIFT 0
  330. /*Register SLEEP_KEEP_LDO_ON (0x80) register.RegisterDescription */
  331. #define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_MASK 0x80
  332. #define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_SHIFT 7
  333. #define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_MASK 0x40
  334. #define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_SHIFT 6
  335. #define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_MASK 0x20
  336. #define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_SHIFT 5
  337. #define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_MASK 0x10
  338. #define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_SHIFT 4
  339. #define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_MASK 0x08
  340. #define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_SHIFT 3
  341. #define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_MASK 0x04
  342. #define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_SHIFT 2
  343. #define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_MASK 0x02
  344. #define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_SHIFT 1
  345. #define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_MASK 0x01
  346. #define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_SHIFT 0
  347. /*Register SLEEP_KEEP_RES_ON (0x80) register.RegisterDescription */
  348. #define SLEEP_KEEP_RES_ON_THERM_KEEPON_MASK 0x80
  349. #define SLEEP_KEEP_RES_ON_THERM_KEEPON_SHIFT 7
  350. #define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_MASK 0x40
  351. #define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_SHIFT 6
  352. #define SLEEP_KEEP_RES_ON_VRTC_KEEPON_MASK 0x20
  353. #define SLEEP_KEEP_RES_ON_VRTC_KEEPON_SHIFT 5
  354. #define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_MASK 0x10
  355. #define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_SHIFT 4
  356. #define SLEEP_KEEP_RES_ON_VDD3_KEEPON_MASK 0x08
  357. #define SLEEP_KEEP_RES_ON_VDD3_KEEPON_SHIFT 3
  358. #define SLEEP_KEEP_RES_ON_VDD2_KEEPON_MASK 0x04
  359. #define SLEEP_KEEP_RES_ON_VDD2_KEEPON_SHIFT 2
  360. #define SLEEP_KEEP_RES_ON_VDD1_KEEPON_MASK 0x02
  361. #define SLEEP_KEEP_RES_ON_VDD1_KEEPON_SHIFT 1
  362. #define SLEEP_KEEP_RES_ON_VIO_KEEPON_MASK 0x01
  363. #define SLEEP_KEEP_RES_ON_VIO_KEEPON_SHIFT 0
  364. /*Register SLEEP_SET_LDO_OFF (0x80) register.RegisterDescription */
  365. #define SLEEP_SET_LDO_OFF_VDAC_SETOFF_MASK 0x80
  366. #define SLEEP_SET_LDO_OFF_VDAC_SETOFF_SHIFT 7
  367. #define SLEEP_SET_LDO_OFF_VPLL_SETOFF_MASK 0x40
  368. #define SLEEP_SET_LDO_OFF_VPLL_SETOFF_SHIFT 6
  369. #define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_MASK 0x20
  370. #define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_SHIFT 5
  371. #define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_MASK 0x10
  372. #define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_SHIFT 4
  373. #define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_MASK 0x08
  374. #define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_SHIFT 3
  375. #define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_MASK 0x04
  376. #define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_SHIFT 2
  377. #define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_MASK 0x02
  378. #define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_SHIFT 1
  379. #define SLEEP_SET_LDO_OFF_VMMC_SETOFF_MASK 0x01
  380. #define SLEEP_SET_LDO_OFF_VMMC_SETOFF_SHIFT 0
  381. /*Register SLEEP_SET_RES_OFF (0x80) register.RegisterDescription */
  382. #define SLEEP_SET_RES_OFF_DEFAULT_VOLT_MASK 0x80
  383. #define SLEEP_SET_RES_OFF_DEFAULT_VOLT_SHIFT 7
  384. #define SLEEP_SET_RES_OFF_RSVD_MASK 0x60
  385. #define SLEEP_SET_RES_OFF_RSVD_SHIFT 5
  386. #define SLEEP_SET_RES_OFF_SPARE_SETOFF_MASK 0x10
  387. #define SLEEP_SET_RES_OFF_SPARE_SETOFF_SHIFT 4
  388. #define SLEEP_SET_RES_OFF_VDD3_SETOFF_MASK 0x08
  389. #define SLEEP_SET_RES_OFF_VDD3_SETOFF_SHIFT 3
  390. #define SLEEP_SET_RES_OFF_VDD2_SETOFF_MASK 0x04
  391. #define SLEEP_SET_RES_OFF_VDD2_SETOFF_SHIFT 2
  392. #define SLEEP_SET_RES_OFF_VDD1_SETOFF_MASK 0x02
  393. #define SLEEP_SET_RES_OFF_VDD1_SETOFF_SHIFT 1
  394. #define SLEEP_SET_RES_OFF_VIO_SETOFF_MASK 0x01
  395. #define SLEEP_SET_RES_OFF_VIO_SETOFF_SHIFT 0
  396. /*Register EN1_LDO_ASS (0x80) register.RegisterDescription */
  397. #define EN1_LDO_ASS_VDAC_EN1_MASK 0x80
  398. #define EN1_LDO_ASS_VDAC_EN1_SHIFT 7
  399. #define EN1_LDO_ASS_VPLL_EN1_MASK 0x40
  400. #define EN1_LDO_ASS_VPLL_EN1_SHIFT 6
  401. #define EN1_LDO_ASS_VAUX33_EN1_MASK 0x20
  402. #define EN1_LDO_ASS_VAUX33_EN1_SHIFT 5
  403. #define EN1_LDO_ASS_VAUX2_EN1_MASK 0x10
  404. #define EN1_LDO_ASS_VAUX2_EN1_SHIFT 4
  405. #define EN1_LDO_ASS_VAUX1_EN1_MASK 0x08
  406. #define EN1_LDO_ASS_VAUX1_EN1_SHIFT 3
  407. #define EN1_LDO_ASS_VDIG2_EN1_MASK 0x04
  408. #define EN1_LDO_ASS_VDIG2_EN1_SHIFT 2
  409. #define EN1_LDO_ASS_VDIG1_EN1_MASK 0x02
  410. #define EN1_LDO_ASS_VDIG1_EN1_SHIFT 1
  411. #define EN1_LDO_ASS_VMMC_EN1_MASK 0x01
  412. #define EN1_LDO_ASS_VMMC_EN1_SHIFT 0
  413. /*Register EN1_SMPS_ASS (0x80) register.RegisterDescription */
  414. #define EN1_SMPS_ASS_RSVD_MASK 0xE0
  415. #define EN1_SMPS_ASS_RSVD_SHIFT 5
  416. #define EN1_SMPS_ASS_SPARE_EN1_MASK 0x10
  417. #define EN1_SMPS_ASS_SPARE_EN1_SHIFT 4
  418. #define EN1_SMPS_ASS_VDD3_EN1_MASK 0x08
  419. #define EN1_SMPS_ASS_VDD3_EN1_SHIFT 3
  420. #define EN1_SMPS_ASS_VDD2_EN1_MASK 0x04
  421. #define EN1_SMPS_ASS_VDD2_EN1_SHIFT 2
  422. #define EN1_SMPS_ASS_VDD1_EN1_MASK 0x02
  423. #define EN1_SMPS_ASS_VDD1_EN1_SHIFT 1
  424. #define EN1_SMPS_ASS_VIO_EN1_MASK 0x01
  425. #define EN1_SMPS_ASS_VIO_EN1_SHIFT 0
  426. /*Register EN2_LDO_ASS (0x80) register.RegisterDescription */
  427. #define EN2_LDO_ASS_VDAC_EN2_MASK 0x80
  428. #define EN2_LDO_ASS_VDAC_EN2_SHIFT 7
  429. #define EN2_LDO_ASS_VPLL_EN2_MASK 0x40
  430. #define EN2_LDO_ASS_VPLL_EN2_SHIFT 6
  431. #define EN2_LDO_ASS_VAUX33_EN2_MASK 0x20
  432. #define EN2_LDO_ASS_VAUX33_EN2_SHIFT 5
  433. #define EN2_LDO_ASS_VAUX2_EN2_MASK 0x10
  434. #define EN2_LDO_ASS_VAUX2_EN2_SHIFT 4
  435. #define EN2_LDO_ASS_VAUX1_EN2_MASK 0x08
  436. #define EN2_LDO_ASS_VAUX1_EN2_SHIFT 3
  437. #define EN2_LDO_ASS_VDIG2_EN2_MASK 0x04
  438. #define EN2_LDO_ASS_VDIG2_EN2_SHIFT 2
  439. #define EN2_LDO_ASS_VDIG1_EN2_MASK 0x02
  440. #define EN2_LDO_ASS_VDIG1_EN2_SHIFT 1
  441. #define EN2_LDO_ASS_VMMC_EN2_MASK 0x01
  442. #define EN2_LDO_ASS_VMMC_EN2_SHIFT 0
  443. /*Register EN2_SMPS_ASS (0x80) register.RegisterDescription */
  444. #define EN2_SMPS_ASS_RSVD_MASK 0xE0
  445. #define EN2_SMPS_ASS_RSVD_SHIFT 5
  446. #define EN2_SMPS_ASS_SPARE_EN2_MASK 0x10
  447. #define EN2_SMPS_ASS_SPARE_EN2_SHIFT 4
  448. #define EN2_SMPS_ASS_VDD3_EN2_MASK 0x08
  449. #define EN2_SMPS_ASS_VDD3_EN2_SHIFT 3
  450. #define EN2_SMPS_ASS_VDD2_EN2_MASK 0x04
  451. #define EN2_SMPS_ASS_VDD2_EN2_SHIFT 2
  452. #define EN2_SMPS_ASS_VDD1_EN2_MASK 0x02
  453. #define EN2_SMPS_ASS_VDD1_EN2_SHIFT 1
  454. #define EN2_SMPS_ASS_VIO_EN2_MASK 0x01
  455. #define EN2_SMPS_ASS_VIO_EN2_SHIFT 0
  456. /*Register EN3_LDO_ASS (0x80) register.RegisterDescription */
  457. #define EN3_LDO_ASS_VDAC_EN3_MASK 0x80
  458. #define EN3_LDO_ASS_VDAC_EN3_SHIFT 7
  459. #define EN3_LDO_ASS_VPLL_EN3_MASK 0x40
  460. #define EN3_LDO_ASS_VPLL_EN3_SHIFT 6
  461. #define EN3_LDO_ASS_VAUX33_EN3_MASK 0x20
  462. #define EN3_LDO_ASS_VAUX33_EN3_SHIFT 5
  463. #define EN3_LDO_ASS_VAUX2_EN3_MASK 0x10
  464. #define EN3_LDO_ASS_VAUX2_EN3_SHIFT 4
  465. #define EN3_LDO_ASS_VAUX1_EN3_MASK 0x08
  466. #define EN3_LDO_ASS_VAUX1_EN3_SHIFT 3
  467. #define EN3_LDO_ASS_VDIG2_EN3_MASK 0x04
  468. #define EN3_LDO_ASS_VDIG2_EN3_SHIFT 2
  469. #define EN3_LDO_ASS_VDIG1_EN3_MASK 0x02
  470. #define EN3_LDO_ASS_VDIG1_EN3_SHIFT 1
  471. #define EN3_LDO_ASS_VMMC_EN3_MASK 0x01
  472. #define EN3_LDO_ASS_VMMC_EN3_SHIFT 0
  473. /*Register SPARE (0x80) register.RegisterDescription */
  474. #define SPARE_SPARE_MASK 0xFF
  475. #define SPARE_SPARE_SHIFT 0
  476. #define TPS65910_INT_STS_RTC_PERIOD_IT_MASK 0x80
  477. #define TPS65910_INT_STS_RTC_PERIOD_IT_SHIFT 7
  478. #define TPS65910_INT_STS_RTC_ALARM_IT_MASK 0x40
  479. #define TPS65910_INT_STS_RTC_ALARM_IT_SHIFT 6
  480. #define TPS65910_INT_STS_HOTDIE_IT_MASK 0x20
  481. #define TPS65910_INT_STS_HOTDIE_IT_SHIFT 5
  482. #define TPS65910_INT_STS_PWRHOLD_F_IT_MASK 0x10
  483. #define TPS65910_INT_STS_PWRHOLD_F_IT_SHIFT 4
  484. #define TPS65910_INT_STS_PWRON_LP_IT_MASK 0x08
  485. #define TPS65910_INT_STS_PWRON_LP_IT_SHIFT 3
  486. #define TPS65910_INT_STS_PWRON_IT_MASK 0x04
  487. #define TPS65910_INT_STS_PWRON_IT_SHIFT 2
  488. #define TPS65910_INT_STS_VMBHI_IT_MASK 0x02
  489. #define TPS65910_INT_STS_VMBHI_IT_SHIFT 1
  490. #define TPS65910_INT_STS_VMBDCH_IT_MASK 0x01
  491. #define TPS65910_INT_STS_VMBDCH_IT_SHIFT 0
  492. #define TPS65910_INT_MSK_RTC_PERIOD_IT_MSK_MASK 0x80
  493. #define TPS65910_INT_MSK_RTC_PERIOD_IT_MSK_SHIFT 7
  494. #define TPS65910_INT_MSK_RTC_ALARM_IT_MSK_MASK 0x40
  495. #define TPS65910_INT_MSK_RTC_ALARM_IT_MSK_SHIFT 6
  496. #define TPS65910_INT_MSK_HOTDIE_IT_MSK_MASK 0x20
  497. #define TPS65910_INT_MSK_HOTDIE_IT_MSK_SHIFT 5
  498. #define TPS65910_INT_MSK_PWRHOLD_IT_MSK_MASK 0x10
  499. #define TPS65910_INT_MSK_PWRHOLD_IT_MSK_SHIFT 4
  500. #define TPS65910_INT_MSK_PWRON_LP_IT_MSK_MASK 0x08
  501. #define TPS65910_INT_MSK_PWRON_LP_IT_MSK_SHIFT 3
  502. #define TPS65910_INT_MSK_PWRON_IT_MSK_MASK 0x04
  503. #define TPS65910_INT_MSK_PWRON_IT_MSK_SHIFT 2
  504. #define TPS65910_INT_MSK_VMBHI_IT_MSK_MASK 0x02
  505. #define TPS65910_INT_MSK_VMBHI_IT_MSK_SHIFT 1
  506. #define TPS65910_INT_MSK_VMBDCH_IT_MSK_MASK 0x01
  507. #define TPS65910_INT_MSK_VMBDCH_IT_MSK_SHIFT 0
  508. #define TPS65910_INT_STS2_GPIO0_F_IT_SHIFT 2
  509. #define TPS65910_INT_STS2_GPIO0_F_IT_MASK 0x02
  510. #define TPS65910_INT_STS2_GPIO0_R_IT_SHIFT 1
  511. #define TPS65910_INT_STS2_GPIO0_R_IT_MASK 0x01
  512. #define TPS65910_INT_MSK2_GPIO0_F_IT_MSK_SHIFT 2
  513. #define TPS65910_INT_MSK2_GPIO0_F_IT_MSK_MASK 0x02
  514. #define TPS65910_INT_MSK2_GPIO0_R_IT_MSK_SHIFT 1
  515. #define TPS65910_INT_MSK2_GPIO0_R_IT_MSK_MASK 0x01
  516. /*Register INT_STS (0x80) register.RegisterDescription */
  517. #define INT_STS_RTC_PERIOD_IT_MASK 0x80
  518. #define INT_STS_RTC_PERIOD_IT_SHIFT 7
  519. #define INT_STS_RTC_ALARM_IT_MASK 0x40
  520. #define INT_STS_RTC_ALARM_IT_SHIFT 6
  521. #define INT_STS_HOTDIE_IT_MASK 0x20
  522. #define INT_STS_HOTDIE_IT_SHIFT 5
  523. #define INT_STS_PWRHOLD_R_IT_MASK 0x10
  524. #define INT_STS_PWRHOLD_R_IT_SHIFT 4
  525. #define INT_STS_PWRON_LP_IT_MASK 0x08
  526. #define INT_STS_PWRON_LP_IT_SHIFT 3
  527. #define INT_STS_PWRON_IT_MASK 0x04
  528. #define INT_STS_PWRON_IT_SHIFT 2
  529. #define INT_STS_VMBHI_IT_MASK 0x02
  530. #define INT_STS_VMBHI_IT_SHIFT 1
  531. #define INT_STS_PWRHOLD_F_IT_MASK 0x01
  532. #define INT_STS_PWRHOLD_F_IT_SHIFT 0
  533. /*Register INT_MSK (0x80) register.RegisterDescription */
  534. #define INT_MSK_RTC_PERIOD_IT_MSK_MASK 0x80
  535. #define INT_MSK_RTC_PERIOD_IT_MSK_SHIFT 7
  536. #define INT_MSK_RTC_ALARM_IT_MSK_MASK 0x40
  537. #define INT_MSK_RTC_ALARM_IT_MSK_SHIFT 6
  538. #define INT_MSK_HOTDIE_IT_MSK_MASK 0x20
  539. #define INT_MSK_HOTDIE_IT_MSK_SHIFT 5
  540. #define INT_MSK_PWRHOLD_R_IT_MSK_MASK 0x10
  541. #define INT_MSK_PWRHOLD_R_IT_MSK_SHIFT 4
  542. #define INT_MSK_PWRON_LP_IT_MSK_MASK 0x08
  543. #define INT_MSK_PWRON_LP_IT_MSK_SHIFT 3
  544. #define INT_MSK_PWRON_IT_MSK_MASK 0x04
  545. #define INT_MSK_PWRON_IT_MSK_SHIFT 2
  546. #define INT_MSK_VMBHI_IT_MSK_MASK 0x02
  547. #define INT_MSK_VMBHI_IT_MSK_SHIFT 1
  548. #define INT_MSK_PWRHOLD_F_IT_MSK_MASK 0x01
  549. #define INT_MSK_PWRHOLD_F_IT_MSK_SHIFT 0
  550. /*Register INT_STS2 (0x80) register.RegisterDescription */
  551. #define INT_STS2_GPIO3_F_IT_MASK 0x80
  552. #define INT_STS2_GPIO3_F_IT_SHIFT 7
  553. #define INT_STS2_GPIO3_R_IT_MASK 0x40
  554. #define INT_STS2_GPIO3_R_IT_SHIFT 6
  555. #define INT_STS2_GPIO2_F_IT_MASK 0x20
  556. #define INT_STS2_GPIO2_F_IT_SHIFT 5
  557. #define INT_STS2_GPIO2_R_IT_MASK 0x10
  558. #define INT_STS2_GPIO2_R_IT_SHIFT 4
  559. #define INT_STS2_GPIO1_F_IT_MASK 0x08
  560. #define INT_STS2_GPIO1_F_IT_SHIFT 3
  561. #define INT_STS2_GPIO1_R_IT_MASK 0x04
  562. #define INT_STS2_GPIO1_R_IT_SHIFT 2
  563. #define INT_STS2_GPIO0_F_IT_MASK 0x02
  564. #define INT_STS2_GPIO0_F_IT_SHIFT 1
  565. #define INT_STS2_GPIO0_R_IT_MASK 0x01
  566. #define INT_STS2_GPIO0_R_IT_SHIFT 0
  567. /*Register INT_MSK2 (0x80) register.RegisterDescription */
  568. #define INT_MSK2_GPIO3_F_IT_MSK_MASK 0x80
  569. #define INT_MSK2_GPIO3_F_IT_MSK_SHIFT 7
  570. #define INT_MSK2_GPIO3_R_IT_MSK_MASK 0x40
  571. #define INT_MSK2_GPIO3_R_IT_MSK_SHIFT 6
  572. #define INT_MSK2_GPIO2_F_IT_MSK_MASK 0x20
  573. #define INT_MSK2_GPIO2_F_IT_MSK_SHIFT 5
  574. #define INT_MSK2_GPIO2_R_IT_MSK_MASK 0x10
  575. #define INT_MSK2_GPIO2_R_IT_MSK_SHIFT 4
  576. #define INT_MSK2_GPIO1_F_IT_MSK_MASK 0x08
  577. #define INT_MSK2_GPIO1_F_IT_MSK_SHIFT 3
  578. #define INT_MSK2_GPIO1_R_IT_MSK_MASK 0x04
  579. #define INT_MSK2_GPIO1_R_IT_MSK_SHIFT 2
  580. #define INT_MSK2_GPIO0_F_IT_MSK_MASK 0x02
  581. #define INT_MSK2_GPIO0_F_IT_MSK_SHIFT 1
  582. #define INT_MSK2_GPIO0_R_IT_MSK_MASK 0x01
  583. #define INT_MSK2_GPIO0_R_IT_MSK_SHIFT 0
  584. /*Register INT_STS3 (0x80) register.RegisterDescription */
  585. #define INT_STS3_PWRDN_IT_MASK 0x80
  586. #define INT_STS3_PWRDN_IT_SHIFT 7
  587. #define INT_STS3_VMBCH2_L_IT_MASK 0x40
  588. #define INT_STS3_VMBCH2_L_IT_SHIFT 6
  589. #define INT_STS3_VMBCH2_H_IT_MASK 0x20
  590. #define INT_STS3_VMBCH2_H_IT_SHIFT 5
  591. #define INT_STS3_WTCHDG_IT_MASK 0x10
  592. #define INT_STS3_WTCHDG_IT_SHIFT 4
  593. #define INT_STS3_GPIO5_F_IT_MASK 0x08
  594. #define INT_STS3_GPIO5_F_IT_SHIFT 3
  595. #define INT_STS3_GPIO5_R_IT_MASK 0x04
  596. #define INT_STS3_GPIO5_R_IT_SHIFT 2
  597. #define INT_STS3_GPIO4_F_IT_MASK 0x02
  598. #define INT_STS3_GPIO4_F_IT_SHIFT 1
  599. #define INT_STS3_GPIO4_R_IT_MASK 0x01
  600. #define INT_STS3_GPIO4_R_IT_SHIFT 0
  601. /*Register INT_MSK3 (0x80) register.RegisterDescription */
  602. #define INT_MSK3_PWRDN_IT_MSK_MASK 0x80
  603. #define INT_MSK3_PWRDN_IT_MSK_SHIFT 7
  604. #define INT_MSK3_VMBCH2_L_IT_MSK_MASK 0x40
  605. #define INT_MSK3_VMBCH2_L_IT_MSK_SHIFT 6
  606. #define INT_MSK3_VMBCH2_H_IT_MSK_MASK 0x20
  607. #define INT_MSK3_VMBCH2_H_IT_MSK_SHIFT 5
  608. #define INT_MSK3_WTCHDG_IT_MSK_MASK 0x10
  609. #define INT_MSK3_WTCHDG_IT_MSK_SHIFT 4
  610. #define INT_MSK3_GPIO5_F_IT_MSK_MASK 0x08
  611. #define INT_MSK3_GPIO5_F_IT_MSK_SHIFT 3
  612. #define INT_MSK3_GPIO5_R_IT_MSK_MASK 0x04
  613. #define INT_MSK3_GPIO5_R_IT_MSK_SHIFT 2
  614. #define INT_MSK3_GPIO4_F_IT_MSK_MASK 0x02
  615. #define INT_MSK3_GPIO4_F_IT_MSK_SHIFT 1
  616. #define INT_MSK3_GPIO4_R_IT_MSK_MASK 0x01
  617. #define INT_MSK3_GPIO4_R_IT_MSK_SHIFT 0
  618. /*Register GPIO (0x80) register.RegisterDescription */
  619. #define GPIO_SLEEP_MASK 0x80
  620. #define GPIO_SLEEP_SHIFT 7
  621. #define GPIO_DEB_MASK 0x10
  622. #define GPIO_DEB_SHIFT 4
  623. #define GPIO_PUEN_MASK 0x08
  624. #define GPIO_PUEN_SHIFT 3
  625. #define GPIO_CFG_MASK 0x04
  626. #define GPIO_CFG_SHIFT 2
  627. #define GPIO_STS_MASK 0x02
  628. #define GPIO_STS_SHIFT 1
  629. #define GPIO_SET_MASK 0x01
  630. #define GPIO_SET_SHIFT 0
  631. /*Register JTAGVERNUM (0x80) register.RegisterDescription */
  632. #define JTAGVERNUM_VERNUM_MASK 0x0F
  633. #define JTAGVERNUM_VERNUM_SHIFT 0
  634. /* Register VDDCTRL (0x27) bit definitions */
  635. #define VDDCTRL_ST_MASK 0x03
  636. #define VDDCTRL_ST_SHIFT 0
  637. /*Register VDDCTRL_OP (0x28) bit definitios */
  638. #define VDDCTRL_OP_CMD_MASK 0x80
  639. #define VDDCTRL_OP_CMD_SHIFT 7
  640. #define VDDCTRL_OP_SEL_MASK 0x7F
  641. #define VDDCTRL_OP_SEL_SHIFT 0
  642. /*Register VDDCTRL_SR (0x29) bit definitions */
  643. #define VDDCTRL_SR_SEL_MASK 0x7F
  644. #define VDDCTRL_SR_SEL_SHIFT 0
  645. /* IRQ Definitions */
  646. #define TPS65910_IRQ_VBAT_VMBDCH 0
  647. #define TPS65910_IRQ_VBAT_VMHI 1
  648. #define TPS65910_IRQ_PWRON 2
  649. #define TPS65910_IRQ_PWRON_LP 3
  650. #define TPS65910_IRQ_PWRHOLD 4
  651. #define TPS65910_IRQ_HOTDIE 5
  652. #define TPS65910_IRQ_RTC_ALARM 6
  653. #define TPS65910_IRQ_RTC_PERIOD 7
  654. #define TPS65910_IRQ_GPIO_R 8
  655. #define TPS65910_IRQ_GPIO_F 9
  656. #define TPS65910_NUM_IRQ 10
  657. #define TPS65911_IRQ_PWRHOLD_F 0
  658. #define TPS65911_IRQ_VBAT_VMHI 1
  659. #define TPS65911_IRQ_PWRON 2
  660. #define TPS65911_IRQ_PWRON_LP 3
  661. #define TPS65911_IRQ_PWRHOLD_R 4
  662. #define TPS65911_IRQ_HOTDIE 5
  663. #define TPS65911_IRQ_RTC_ALARM 6
  664. #define TPS65911_IRQ_RTC_PERIOD 7
  665. #define TPS65911_IRQ_GPIO0_R 8
  666. #define TPS65911_IRQ_GPIO0_F 9
  667. #define TPS65911_IRQ_GPIO1_R 10
  668. #define TPS65911_IRQ_GPIO1_F 11
  669. #define TPS65911_IRQ_GPIO2_R 12
  670. #define TPS65911_IRQ_GPIO2_F 13
  671. #define TPS65911_IRQ_GPIO3_R 14
  672. #define TPS65911_IRQ_GPIO3_F 15
  673. #define TPS65911_IRQ_GPIO4_R 16
  674. #define TPS65911_IRQ_GPIO4_F 17
  675. #define TPS65911_IRQ_GPIO5_R 18
  676. #define TPS65911_IRQ_GPIO5_F 19
  677. #define TPS65911_IRQ_WTCHDG 20
  678. #define TPS65911_IRQ_VMBCH2_H 21
  679. #define TPS65911_IRQ_VMBCH2_L 22
  680. #define TPS65911_IRQ_PWRDN 23
  681. #define TPS65911_NUM_IRQ 24
  682. /* GPIO Register Definitions */
  683. #define TPS65910_GPIO_DEB BIT(2)
  684. #define TPS65910_GPIO_PUEN BIT(3)
  685. #define TPS65910_GPIO_CFG BIT(2)
  686. #define TPS65910_GPIO_STS BIT(1)
  687. #define TPS65910_GPIO_SET BIT(0)
  688. /* Max number of TPS65910/11 GPIOs */
  689. #define TPS65910_NUM_GPIO 6
  690. #define TPS65911_NUM_GPIO 9
  691. #define TPS6591X_MAX_NUM_GPIO 9
  692. /* Regulator Index Definitions */
  693. #define TPS65910_REG_VRTC 0
  694. #define TPS65910_REG_VIO 1
  695. #define TPS65910_REG_VDD1 2
  696. #define TPS65910_REG_VDD2 3
  697. #define TPS65910_REG_VDD3 4
  698. #define TPS65910_REG_VDIG1 5
  699. #define TPS65910_REG_VDIG2 6
  700. #define TPS65910_REG_VPLL 7
  701. #define TPS65910_REG_VDAC 8
  702. #define TPS65910_REG_VAUX1 9
  703. #define TPS65910_REG_VAUX2 10
  704. #define TPS65910_REG_VAUX33 11
  705. #define TPS65910_REG_VMMC 12
  706. #define TPS65910_REG_VBB 13
  707. #define TPS65911_REG_VDDCTRL 4
  708. #define TPS65911_REG_LDO1 5
  709. #define TPS65911_REG_LDO2 6
  710. #define TPS65911_REG_LDO3 7
  711. #define TPS65911_REG_LDO4 8
  712. #define TPS65911_REG_LDO5 9
  713. #define TPS65911_REG_LDO6 10
  714. #define TPS65911_REG_LDO7 11
  715. #define TPS65911_REG_LDO8 12
  716. /* Max number of TPS65910/11 regulators */
  717. #define TPS65910_NUM_REGS 14
  718. /* External sleep controls through EN1/EN2/EN3/SLEEP inputs */
  719. #define TPS65910_SLEEP_CONTROL_EXT_INPUT_EN1 0x1
  720. #define TPS65910_SLEEP_CONTROL_EXT_INPUT_EN2 0x2
  721. #define TPS65910_SLEEP_CONTROL_EXT_INPUT_EN3 0x4
  722. #define TPS65911_SLEEP_CONTROL_EXT_INPUT_SLEEP 0x8
  723. /*
  724. * Sleep keepon data: Maintains the state in sleep mode
  725. * @therm_keepon: Keep on the thermal monitoring in sleep state.
  726. * @clkout32k_keepon: Keep on the 32KHz clock output in sleep state.
  727. * @i2chs_keepon: Keep on high speed internal clock in sleep state.
  728. */
  729. struct tps65910_sleep_keepon_data {
  730. unsigned therm_keepon:1;
  731. unsigned clkout32k_keepon:1;
  732. unsigned i2chs_keepon:1;
  733. };
  734. /**
  735. * struct tps65910_board
  736. * Board platform data may be used to initialize regulators.
  737. */
  738. struct tps65910_board {
  739. int gpio_base;
  740. int irq;
  741. int irq_base;
  742. int vmbch_threshold;
  743. int vmbch2_threshold;
  744. bool en_ck32k_xtal;
  745. bool en_dev_slp;
  746. bool pm_off;
  747. struct tps65910_sleep_keepon_data slp_keepon;
  748. bool en_gpio_sleep[TPS6591X_MAX_NUM_GPIO];
  749. unsigned long regulator_ext_sleep_control[TPS65910_NUM_REGS];
  750. struct regulator_init_data *tps65910_pmic_init_data[TPS65910_NUM_REGS];
  751. };
  752. /**
  753. * struct tps65910 - tps65910 sub-driver chip access routines
  754. */
  755. struct tps65910 {
  756. struct device *dev;
  757. struct i2c_client *i2c_client;
  758. struct regmap *regmap;
  759. unsigned long id;
  760. /* Device node parsed board data */
  761. struct tps65910_board *of_plat_data;
  762. /* IRQ Handling */
  763. int chip_irq;
  764. struct regmap_irq_chip_data *irq_data;
  765. };
  766. struct tps65910_platform_data {
  767. int irq;
  768. int irq_base;
  769. };
  770. static inline int tps65910_chip_id(struct tps65910 *tps65910)
  771. {
  772. return tps65910->id;
  773. }
  774. #endif /* __LINUX_MFD_TPS65910_H */