sta2x11-mfd.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2009-2011 Wind River Systems, Inc.
  4. * Copyright (c) 2011 ST Microelectronics (Alessandro Rubini)
  5. *
  6. * The STMicroelectronics ConneXt (STA2X11) chip has several unrelated
  7. * functions in one PCI endpoint functions. This driver simply
  8. * registers the platform devices in this iomemregion and exports a few
  9. * functions to access common registers
  10. */
  11. #ifndef __STA2X11_MFD_H
  12. #define __STA2X11_MFD_H
  13. #include <linux/types.h>
  14. #include <linux/pci.h>
  15. enum sta2x11_mfd_plat_dev {
  16. sta2x11_sctl = 0,
  17. sta2x11_gpio,
  18. sta2x11_scr,
  19. sta2x11_time,
  20. sta2x11_apbreg,
  21. sta2x11_apb_soc_regs,
  22. sta2x11_vic,
  23. sta2x11_n_mfd_plat_devs,
  24. };
  25. #define STA2X11_MFD_SCTL_NAME "sta2x11-sctl"
  26. #define STA2X11_MFD_GPIO_NAME "sta2x11-gpio"
  27. #define STA2X11_MFD_SCR_NAME "sta2x11-scr"
  28. #define STA2X11_MFD_TIME_NAME "sta2x11-time"
  29. #define STA2X11_MFD_APBREG_NAME "sta2x11-apbreg"
  30. #define STA2X11_MFD_APB_SOC_REGS_NAME "sta2x11-apb-soc-regs"
  31. #define STA2X11_MFD_VIC_NAME "sta2x11-vic"
  32. extern u32
  33. __sta2x11_mfd_mask(struct pci_dev *, u32, u32, u32, enum sta2x11_mfd_plat_dev);
  34. /*
  35. * The MFD PCI block includes the GPIO peripherals and other register blocks.
  36. * For GPIO, we have 32*4 bits (I use "gsta" for "gpio sta2x11".)
  37. */
  38. #define GSTA_GPIO_PER_BLOCK 32
  39. #define GSTA_NR_BLOCKS 4
  40. #define GSTA_NR_GPIO (GSTA_GPIO_PER_BLOCK * GSTA_NR_BLOCKS)
  41. /* Pinconfig is set by the board definition: altfunc, pull-up, pull-down */
  42. struct sta2x11_gpio_pdata {
  43. unsigned pinconfig[GSTA_NR_GPIO];
  44. };
  45. /* Macros below lifted from sh_pfc.h, with minor differences */
  46. #define PINMUX_TYPE_NONE 0
  47. #define PINMUX_TYPE_FUNCTION 1
  48. #define PINMUX_TYPE_OUTPUT_LOW 2
  49. #define PINMUX_TYPE_OUTPUT_HIGH 3
  50. #define PINMUX_TYPE_INPUT 4
  51. #define PINMUX_TYPE_INPUT_PULLUP 5
  52. #define PINMUX_TYPE_INPUT_PULLDOWN 6
  53. /* Give names to GPIO pins, like PXA does, taken from the manual */
  54. #define STA2X11_GPIO0 0
  55. #define STA2X11_GPIO1 1
  56. #define STA2X11_GPIO2 2
  57. #define STA2X11_GPIO3 3
  58. #define STA2X11_GPIO4 4
  59. #define STA2X11_GPIO5 5
  60. #define STA2X11_GPIO6 6
  61. #define STA2X11_GPIO7 7
  62. #define STA2X11_GPIO8_RGBOUT_RED7 8
  63. #define STA2X11_GPIO9_RGBOUT_RED6 9
  64. #define STA2X11_GPIO10_RGBOUT_RED5 10
  65. #define STA2X11_GPIO11_RGBOUT_RED4 11
  66. #define STA2X11_GPIO12_RGBOUT_RED3 12
  67. #define STA2X11_GPIO13_RGBOUT_RED2 13
  68. #define STA2X11_GPIO14_RGBOUT_RED1 14
  69. #define STA2X11_GPIO15_RGBOUT_RED0 15
  70. #define STA2X11_GPIO16_RGBOUT_GREEN7 16
  71. #define STA2X11_GPIO17_RGBOUT_GREEN6 17
  72. #define STA2X11_GPIO18_RGBOUT_GREEN5 18
  73. #define STA2X11_GPIO19_RGBOUT_GREEN4 19
  74. #define STA2X11_GPIO20_RGBOUT_GREEN3 20
  75. #define STA2X11_GPIO21_RGBOUT_GREEN2 21
  76. #define STA2X11_GPIO22_RGBOUT_GREEN1 22
  77. #define STA2X11_GPIO23_RGBOUT_GREEN0 23
  78. #define STA2X11_GPIO24_RGBOUT_BLUE7 24
  79. #define STA2X11_GPIO25_RGBOUT_BLUE6 25
  80. #define STA2X11_GPIO26_RGBOUT_BLUE5 26
  81. #define STA2X11_GPIO27_RGBOUT_BLUE4 27
  82. #define STA2X11_GPIO28_RGBOUT_BLUE3 28
  83. #define STA2X11_GPIO29_RGBOUT_BLUE2 29
  84. #define STA2X11_GPIO30_RGBOUT_BLUE1 30
  85. #define STA2X11_GPIO31_RGBOUT_BLUE0 31
  86. #define STA2X11_GPIO32_RGBOUT_VSYNCH 32
  87. #define STA2X11_GPIO33_RGBOUT_HSYNCH 33
  88. #define STA2X11_GPIO34_RGBOUT_DEN 34
  89. #define STA2X11_GPIO35_ETH_CRS_DV 35
  90. #define STA2X11_GPIO36_ETH_TXD1 36
  91. #define STA2X11_GPIO37_ETH_TXD0 37
  92. #define STA2X11_GPIO38_ETH_TX_EN 38
  93. #define STA2X11_GPIO39_MDIO 39
  94. #define STA2X11_GPIO40_ETH_REF_CLK 40
  95. #define STA2X11_GPIO41_ETH_RXD1 41
  96. #define STA2X11_GPIO42_ETH_RXD0 42
  97. #define STA2X11_GPIO43_MDC 43
  98. #define STA2X11_GPIO44_CAN_TX 44
  99. #define STA2X11_GPIO45_CAN_RX 45
  100. #define STA2X11_GPIO46_MLB_DAT 46
  101. #define STA2X11_GPIO47_MLB_SIG 47
  102. #define STA2X11_GPIO48_SPI0_CLK 48
  103. #define STA2X11_GPIO49_SPI0_TXD 49
  104. #define STA2X11_GPIO50_SPI0_RXD 50
  105. #define STA2X11_GPIO51_SPI0_FRM 51
  106. #define STA2X11_GPIO52_SPI1_CLK 52
  107. #define STA2X11_GPIO53_SPI1_TXD 53
  108. #define STA2X11_GPIO54_SPI1_RXD 54
  109. #define STA2X11_GPIO55_SPI1_FRM 55
  110. #define STA2X11_GPIO56_SPI2_CLK 56
  111. #define STA2X11_GPIO57_SPI2_TXD 57
  112. #define STA2X11_GPIO58_SPI2_RXD 58
  113. #define STA2X11_GPIO59_SPI2_FRM 59
  114. #define STA2X11_GPIO60_I2C0_SCL 60
  115. #define STA2X11_GPIO61_I2C0_SDA 61
  116. #define STA2X11_GPIO62_I2C1_SCL 62
  117. #define STA2X11_GPIO63_I2C1_SDA 63
  118. #define STA2X11_GPIO64_I2C2_SCL 64
  119. #define STA2X11_GPIO65_I2C2_SDA 65
  120. #define STA2X11_GPIO66_I2C3_SCL 66
  121. #define STA2X11_GPIO67_I2C3_SDA 67
  122. #define STA2X11_GPIO68_MSP0_RCK 68
  123. #define STA2X11_GPIO69_MSP0_RXD 69
  124. #define STA2X11_GPIO70_MSP0_RFS 70
  125. #define STA2X11_GPIO71_MSP0_TCK 71
  126. #define STA2X11_GPIO72_MSP0_TXD 72
  127. #define STA2X11_GPIO73_MSP0_TFS 73
  128. #define STA2X11_GPIO74_MSP0_SCK 74
  129. #define STA2X11_GPIO75_MSP1_CK 75
  130. #define STA2X11_GPIO76_MSP1_RXD 76
  131. #define STA2X11_GPIO77_MSP1_FS 77
  132. #define STA2X11_GPIO78_MSP1_TXD 78
  133. #define STA2X11_GPIO79_MSP2_CK 79
  134. #define STA2X11_GPIO80_MSP2_RXD 80
  135. #define STA2X11_GPIO81_MSP2_FS 81
  136. #define STA2X11_GPIO82_MSP2_TXD 82
  137. #define STA2X11_GPIO83_MSP3_CK 83
  138. #define STA2X11_GPIO84_MSP3_RXD 84
  139. #define STA2X11_GPIO85_MSP3_FS 85
  140. #define STA2X11_GPIO86_MSP3_TXD 86
  141. #define STA2X11_GPIO87_MSP4_CK 87
  142. #define STA2X11_GPIO88_MSP4_RXD 88
  143. #define STA2X11_GPIO89_MSP4_FS 89
  144. #define STA2X11_GPIO90_MSP4_TXD 90
  145. #define STA2X11_GPIO91_MSP5_CK 91
  146. #define STA2X11_GPIO92_MSP5_RXD 92
  147. #define STA2X11_GPIO93_MSP5_FS 93
  148. #define STA2X11_GPIO94_MSP5_TXD 94
  149. #define STA2X11_GPIO95_SDIO3_DAT3 95
  150. #define STA2X11_GPIO96_SDIO3_DAT2 96
  151. #define STA2X11_GPIO97_SDIO3_DAT1 97
  152. #define STA2X11_GPIO98_SDIO3_DAT0 98
  153. #define STA2X11_GPIO99_SDIO3_CLK 99
  154. #define STA2X11_GPIO100_SDIO3_CMD 100
  155. #define STA2X11_GPIO101 101
  156. #define STA2X11_GPIO102 102
  157. #define STA2X11_GPIO103 103
  158. #define STA2X11_GPIO104 104
  159. #define STA2X11_GPIO105_SDIO2_DAT3 105
  160. #define STA2X11_GPIO106_SDIO2_DAT2 106
  161. #define STA2X11_GPIO107_SDIO2_DAT1 107
  162. #define STA2X11_GPIO108_SDIO2_DAT0 108
  163. #define STA2X11_GPIO109_SDIO2_CLK 109
  164. #define STA2X11_GPIO110_SDIO2_CMD 110
  165. #define STA2X11_GPIO111 111
  166. #define STA2X11_GPIO112 112
  167. #define STA2X11_GPIO113 113
  168. #define STA2X11_GPIO114 114
  169. #define STA2X11_GPIO115_SDIO1_DAT3 115
  170. #define STA2X11_GPIO116_SDIO1_DAT2 116
  171. #define STA2X11_GPIO117_SDIO1_DAT1 117
  172. #define STA2X11_GPIO118_SDIO1_DAT0 118
  173. #define STA2X11_GPIO119_SDIO1_CLK 119
  174. #define STA2X11_GPIO120_SDIO1_CMD 120
  175. #define STA2X11_GPIO121 121
  176. #define STA2X11_GPIO122 122
  177. #define STA2X11_GPIO123 123
  178. #define STA2X11_GPIO124 124
  179. #define STA2X11_GPIO125_UART2_TXD 125
  180. #define STA2X11_GPIO126_UART2_RXD 126
  181. #define STA2X11_GPIO127_UART3_TXD 127
  182. /*
  183. * The APB bridge has its own registers, needed by our users as well.
  184. * They are accessed with the following read/mask/write function.
  185. */
  186. static inline u32
  187. sta2x11_apbreg_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val)
  188. {
  189. return __sta2x11_mfd_mask(pdev, reg, mask, val, sta2x11_apbreg);
  190. }
  191. /* CAN and MLB */
  192. #define APBREG_BSR 0x00 /* Bridge Status Reg */
  193. #define APBREG_PAER 0x08 /* Peripherals Address Error Reg */
  194. #define APBREG_PWAC 0x20 /* Peripheral Write Access Control reg */
  195. #define APBREG_PRAC 0x40 /* Peripheral Read Access Control reg */
  196. #define APBREG_PCG 0x60 /* Peripheral Clock Gating Reg */
  197. #define APBREG_PUR 0x80 /* Peripheral Under Reset Reg */
  198. #define APBREG_EMU_PCG 0xA0 /* Emulator Peripheral Clock Gating Reg */
  199. #define APBREG_CAN (1 << 1)
  200. #define APBREG_MLB (1 << 3)
  201. /* SARAC */
  202. #define APBREG_BSR_SARAC 0x100 /* Bridge Status Reg */
  203. #define APBREG_PAER_SARAC 0x108 /* Peripherals Address Error Reg */
  204. #define APBREG_PWAC_SARAC 0x120 /* Peripheral Write Access Control reg */
  205. #define APBREG_PRAC_SARAC 0x140 /* Peripheral Read Access Control reg */
  206. #define APBREG_PCG_SARAC 0x160 /* Peripheral Clock Gating Reg */
  207. #define APBREG_PUR_SARAC 0x180 /* Peripheral Under Reset Reg */
  208. #define APBREG_EMU_PCG_SARAC 0x1A0 /* Emulator Peripheral Clock Gating Reg */
  209. #define APBREG_SARAC (1 << 2)
  210. /*
  211. * The system controller has its own registers. Some of these are accessed
  212. * by out users as well, using the following read/mask/write/function
  213. */
  214. static inline
  215. u32 sta2x11_sctl_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val)
  216. {
  217. return __sta2x11_mfd_mask(pdev, reg, mask, val, sta2x11_sctl);
  218. }
  219. #define SCTL_SCCTL 0x00 /* System controller control register */
  220. #define SCTL_ARMCFG 0x04 /* ARM configuration register */
  221. #define SCTL_SCPLLCTL 0x08 /* PLL control status register */
  222. #define SCTL_SCPLLCTL_AUDIO_PLL_PD BIT(1)
  223. #define SCTL_SCPLLCTL_FRAC_CONTROL BIT(3)
  224. #define SCTL_SCPLLCTL_STRB_BYPASS BIT(6)
  225. #define SCTL_SCPLLCTL_STRB_INPUT BIT(8)
  226. #define SCTL_SCPLLFCTRL 0x0c /* PLL frequency control register */
  227. #define SCTL_SCPLLFCTRL_AUDIO_PLL_NDIV_MASK 0xff
  228. #define SCTL_SCPLLFCTRL_AUDIO_PLL_NDIV_SHIFT 10
  229. #define SCTL_SCPLLFCTRL_AUDIO_PLL_IDF_MASK 7
  230. #define SCTL_SCPLLFCTRL_AUDIO_PLL_IDF_SHIFT 21
  231. #define SCTL_SCPLLFCTRL_AUDIO_PLL_ODF_MASK 7
  232. #define SCTL_SCPLLFCTRL_AUDIO_PLL_ODF_SHIFT 18
  233. #define SCTL_SCPLLFCTRL_DITHER_DISABLE_MASK 0x03
  234. #define SCTL_SCPLLFCTRL_DITHER_DISABLE_SHIFT 4
  235. #define SCTL_SCRESFRACT 0x10 /* PLL fractional input register */
  236. #define SCTL_SCRESFRACT_MASK 0x0000ffff
  237. #define SCTL_SCRESCTRL1 0x14 /* Peripheral reset control 1 */
  238. #define SCTL_SCRESXTRL2 0x18 /* Peripheral reset control 2 */
  239. #define SCTL_SCPEREN0 0x1c /* Peripheral clock enable register 0 */
  240. #define SCTL_SCPEREN1 0x20 /* Peripheral clock enable register 1 */
  241. #define SCTL_SCPEREN2 0x24 /* Peripheral clock enable register 2 */
  242. #define SCTL_SCGRST 0x28 /* Peripheral global reset */
  243. #define SCTL_SCPCIECSBRST 0x2c /* PCIe PAB CSB reset status register */
  244. #define SCTL_SCPCIPMCR1 0x30 /* PCI power management control 1 */
  245. #define SCTL_SCPCIPMCR2 0x34 /* PCI power management control 2 */
  246. #define SCTL_SCPCIPMSR1 0x38 /* PCI power management status 1 */
  247. #define SCTL_SCPCIPMSR2 0x3c /* PCI power management status 2 */
  248. #define SCTL_SCPCIPMSR3 0x40 /* PCI power management status 3 */
  249. #define SCTL_SCINTREN 0x44 /* Interrupt enable */
  250. #define SCTL_SCRISR 0x48 /* RAW interrupt status */
  251. #define SCTL_SCCLKSTAT0 0x4c /* Peripheral clocks status 0 */
  252. #define SCTL_SCCLKSTAT1 0x50 /* Peripheral clocks status 1 */
  253. #define SCTL_SCCLKSTAT2 0x54 /* Peripheral clocks status 2 */
  254. #define SCTL_SCRSTSTA 0x58 /* Reset status register */
  255. #define SCTL_SCRESCTRL1_USB_PHY_POR (1 << 0)
  256. #define SCTL_SCRESCTRL1_USB_OTG (1 << 1)
  257. #define SCTL_SCRESCTRL1_USB_HRST (1 << 2)
  258. #define SCTL_SCRESCTRL1_USB_PHY_HOST (1 << 3)
  259. #define SCTL_SCRESCTRL1_SATAII (1 << 4)
  260. #define SCTL_SCRESCTRL1_VIP (1 << 5)
  261. #define SCTL_SCRESCTRL1_PER_MMC0 (1 << 6)
  262. #define SCTL_SCRESCTRL1_PER_MMC1 (1 << 7)
  263. #define SCTL_SCRESCTRL1_PER_GPIO0 (1 << 8)
  264. #define SCTL_SCRESCTRL1_PER_GPIO1 (1 << 9)
  265. #define SCTL_SCRESCTRL1_PER_GPIO2 (1 << 10)
  266. #define SCTL_SCRESCTRL1_PER_GPIO3 (1 << 11)
  267. #define SCTL_SCRESCTRL1_PER_MTU0 (1 << 12)
  268. #define SCTL_SCRESCTRL1_KER_SPI0 (1 << 13)
  269. #define SCTL_SCRESCTRL1_KER_SPI1 (1 << 14)
  270. #define SCTL_SCRESCTRL1_KER_SPI2 (1 << 15)
  271. #define SCTL_SCRESCTRL1_KER_MCI0 (1 << 16)
  272. #define SCTL_SCRESCTRL1_KER_MCI1 (1 << 17)
  273. #define SCTL_SCRESCTRL1_PRE_HSI2C0 (1 << 18)
  274. #define SCTL_SCRESCTRL1_PER_HSI2C1 (1 << 19)
  275. #define SCTL_SCRESCTRL1_PER_HSI2C2 (1 << 20)
  276. #define SCTL_SCRESCTRL1_PER_HSI2C3 (1 << 21)
  277. #define SCTL_SCRESCTRL1_PER_MSP0 (1 << 22)
  278. #define SCTL_SCRESCTRL1_PER_MSP1 (1 << 23)
  279. #define SCTL_SCRESCTRL1_PER_MSP2 (1 << 24)
  280. #define SCTL_SCRESCTRL1_PER_MSP3 (1 << 25)
  281. #define SCTL_SCRESCTRL1_PER_MSP4 (1 << 26)
  282. #define SCTL_SCRESCTRL1_PER_MSP5 (1 << 27)
  283. #define SCTL_SCRESCTRL1_PER_MMC (1 << 28)
  284. #define SCTL_SCRESCTRL1_KER_MSP0 (1 << 29)
  285. #define SCTL_SCRESCTRL1_KER_MSP1 (1 << 30)
  286. #define SCTL_SCRESCTRL1_KER_MSP2 (1 << 31)
  287. #define SCTL_SCPEREN0_UART0 (1 << 0)
  288. #define SCTL_SCPEREN0_UART1 (1 << 1)
  289. #define SCTL_SCPEREN0_UART2 (1 << 2)
  290. #define SCTL_SCPEREN0_UART3 (1 << 3)
  291. #define SCTL_SCPEREN0_MSP0 (1 << 4)
  292. #define SCTL_SCPEREN0_MSP1 (1 << 5)
  293. #define SCTL_SCPEREN0_MSP2 (1 << 6)
  294. #define SCTL_SCPEREN0_MSP3 (1 << 7)
  295. #define SCTL_SCPEREN0_MSP4 (1 << 8)
  296. #define SCTL_SCPEREN0_MSP5 (1 << 9)
  297. #define SCTL_SCPEREN0_SPI0 (1 << 10)
  298. #define SCTL_SCPEREN0_SPI1 (1 << 11)
  299. #define SCTL_SCPEREN0_SPI2 (1 << 12)
  300. #define SCTL_SCPEREN0_I2C0 (1 << 13)
  301. #define SCTL_SCPEREN0_I2C1 (1 << 14)
  302. #define SCTL_SCPEREN0_I2C2 (1 << 15)
  303. #define SCTL_SCPEREN0_I2C3 (1 << 16)
  304. #define SCTL_SCPEREN0_SVDO_LVDS (1 << 17)
  305. #define SCTL_SCPEREN0_USB_HOST (1 << 18)
  306. #define SCTL_SCPEREN0_USB_OTG (1 << 19)
  307. #define SCTL_SCPEREN0_MCI0 (1 << 20)
  308. #define SCTL_SCPEREN0_MCI1 (1 << 21)
  309. #define SCTL_SCPEREN0_MCI2 (1 << 22)
  310. #define SCTL_SCPEREN0_MCI3 (1 << 23)
  311. #define SCTL_SCPEREN0_SATA (1 << 24)
  312. #define SCTL_SCPEREN0_ETHERNET (1 << 25)
  313. #define SCTL_SCPEREN0_VIC (1 << 26)
  314. #define SCTL_SCPEREN0_DMA_AUDIO (1 << 27)
  315. #define SCTL_SCPEREN0_DMA_SOC (1 << 28)
  316. #define SCTL_SCPEREN0_RAM (1 << 29)
  317. #define SCTL_SCPEREN0_VIP (1 << 30)
  318. #define SCTL_SCPEREN0_ARM (1 << 31)
  319. #define SCTL_SCPEREN1_UART0 (1 << 0)
  320. #define SCTL_SCPEREN1_UART1 (1 << 1)
  321. #define SCTL_SCPEREN1_UART2 (1 << 2)
  322. #define SCTL_SCPEREN1_UART3 (1 << 3)
  323. #define SCTL_SCPEREN1_MSP0 (1 << 4)
  324. #define SCTL_SCPEREN1_MSP1 (1 << 5)
  325. #define SCTL_SCPEREN1_MSP2 (1 << 6)
  326. #define SCTL_SCPEREN1_MSP3 (1 << 7)
  327. #define SCTL_SCPEREN1_MSP4 (1 << 8)
  328. #define SCTL_SCPEREN1_MSP5 (1 << 9)
  329. #define SCTL_SCPEREN1_SPI0 (1 << 10)
  330. #define SCTL_SCPEREN1_SPI1 (1 << 11)
  331. #define SCTL_SCPEREN1_SPI2 (1 << 12)
  332. #define SCTL_SCPEREN1_I2C0 (1 << 13)
  333. #define SCTL_SCPEREN1_I2C1 (1 << 14)
  334. #define SCTL_SCPEREN1_I2C2 (1 << 15)
  335. #define SCTL_SCPEREN1_I2C3 (1 << 16)
  336. #define SCTL_SCPEREN1_USB_PHY (1 << 17)
  337. /*
  338. * APB-SOC registers
  339. */
  340. static inline
  341. u32 sta2x11_apb_soc_regs_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val)
  342. {
  343. return __sta2x11_mfd_mask(pdev, reg, mask, val, sta2x11_apb_soc_regs);
  344. }
  345. #define PCIE_EP1_FUNC3_0_INTR_REG 0x000
  346. #define PCIE_EP1_FUNC7_4_INTR_REG 0x004
  347. #define PCIE_EP2_FUNC3_0_INTR_REG 0x008
  348. #define PCIE_EP2_FUNC7_4_INTR_REG 0x00c
  349. #define PCIE_EP3_FUNC3_0_INTR_REG 0x010
  350. #define PCIE_EP3_FUNC7_4_INTR_REG 0x014
  351. #define PCIE_EP4_FUNC3_0_INTR_REG 0x018
  352. #define PCIE_EP4_FUNC7_4_INTR_REG 0x01c
  353. #define PCIE_INTR_ENABLE0_REG 0x020
  354. #define PCIE_INTR_ENABLE1_REG 0x024
  355. #define PCIE_EP1_FUNC_TC_REG 0x028
  356. #define PCIE_EP2_FUNC_TC_REG 0x02c
  357. #define PCIE_EP3_FUNC_TC_REG 0x030
  358. #define PCIE_EP4_FUNC_TC_REG 0x034
  359. #define PCIE_EP1_FUNC_F_REG 0x038
  360. #define PCIE_EP2_FUNC_F_REG 0x03c
  361. #define PCIE_EP3_FUNC_F_REG 0x040
  362. #define PCIE_EP4_FUNC_F_REG 0x044
  363. #define PCIE_PAB_AMBA_SW_RST_REG 0x048
  364. #define PCIE_PM_STATUS_0_PORT_0_4 0x04c
  365. #define PCIE_PM_STATUS_7_0_EP1 0x050
  366. #define PCIE_PM_STATUS_7_0_EP2 0x054
  367. #define PCIE_PM_STATUS_7_0_EP3 0x058
  368. #define PCIE_PM_STATUS_7_0_EP4 0x05c
  369. #define PCIE_DEV_ID_0_EP1_REG 0x060
  370. #define PCIE_CC_REV_ID_0_EP1_REG 0x064
  371. #define PCIE_DEV_ID_1_EP1_REG 0x068
  372. #define PCIE_CC_REV_ID_1_EP1_REG 0x06c
  373. #define PCIE_DEV_ID_2_EP1_REG 0x070
  374. #define PCIE_CC_REV_ID_2_EP1_REG 0x074
  375. #define PCIE_DEV_ID_3_EP1_REG 0x078
  376. #define PCIE_CC_REV_ID_3_EP1_REG 0x07c
  377. #define PCIE_DEV_ID_4_EP1_REG 0x080
  378. #define PCIE_CC_REV_ID_4_EP1_REG 0x084
  379. #define PCIE_DEV_ID_5_EP1_REG 0x088
  380. #define PCIE_CC_REV_ID_5_EP1_REG 0x08c
  381. #define PCIE_DEV_ID_6_EP1_REG 0x090
  382. #define PCIE_CC_REV_ID_6_EP1_REG 0x094
  383. #define PCIE_DEV_ID_7_EP1_REG 0x098
  384. #define PCIE_CC_REV_ID_7_EP1_REG 0x09c
  385. #define PCIE_DEV_ID_0_EP2_REG 0x0a0
  386. #define PCIE_CC_REV_ID_0_EP2_REG 0x0a4
  387. #define PCIE_DEV_ID_1_EP2_REG 0x0a8
  388. #define PCIE_CC_REV_ID_1_EP2_REG 0x0ac
  389. #define PCIE_DEV_ID_2_EP2_REG 0x0b0
  390. #define PCIE_CC_REV_ID_2_EP2_REG 0x0b4
  391. #define PCIE_DEV_ID_3_EP2_REG 0x0b8
  392. #define PCIE_CC_REV_ID_3_EP2_REG 0x0bc
  393. #define PCIE_DEV_ID_4_EP2_REG 0x0c0
  394. #define PCIE_CC_REV_ID_4_EP2_REG 0x0c4
  395. #define PCIE_DEV_ID_5_EP2_REG 0x0c8
  396. #define PCIE_CC_REV_ID_5_EP2_REG 0x0cc
  397. #define PCIE_DEV_ID_6_EP2_REG 0x0d0
  398. #define PCIE_CC_REV_ID_6_EP2_REG 0x0d4
  399. #define PCIE_DEV_ID_7_EP2_REG 0x0d8
  400. #define PCIE_CC_REV_ID_7_EP2_REG 0x0dC
  401. #define PCIE_DEV_ID_0_EP3_REG 0x0e0
  402. #define PCIE_CC_REV_ID_0_EP3_REG 0x0e4
  403. #define PCIE_DEV_ID_1_EP3_REG 0x0e8
  404. #define PCIE_CC_REV_ID_1_EP3_REG 0x0ec
  405. #define PCIE_DEV_ID_2_EP3_REG 0x0f0
  406. #define PCIE_CC_REV_ID_2_EP3_REG 0x0f4
  407. #define PCIE_DEV_ID_3_EP3_REG 0x0f8
  408. #define PCIE_CC_REV_ID_3_EP3_REG 0x0fc
  409. #define PCIE_DEV_ID_4_EP3_REG 0x100
  410. #define PCIE_CC_REV_ID_4_EP3_REG 0x104
  411. #define PCIE_DEV_ID_5_EP3_REG 0x108
  412. #define PCIE_CC_REV_ID_5_EP3_REG 0x10c
  413. #define PCIE_DEV_ID_6_EP3_REG 0x110
  414. #define PCIE_CC_REV_ID_6_EP3_REG 0x114
  415. #define PCIE_DEV_ID_7_EP3_REG 0x118
  416. #define PCIE_CC_REV_ID_7_EP3_REG 0x11c
  417. #define PCIE_DEV_ID_0_EP4_REG 0x120
  418. #define PCIE_CC_REV_ID_0_EP4_REG 0x124
  419. #define PCIE_DEV_ID_1_EP4_REG 0x128
  420. #define PCIE_CC_REV_ID_1_EP4_REG 0x12c
  421. #define PCIE_DEV_ID_2_EP4_REG 0x130
  422. #define PCIE_CC_REV_ID_2_EP4_REG 0x134
  423. #define PCIE_DEV_ID_3_EP4_REG 0x138
  424. #define PCIE_CC_REV_ID_3_EP4_REG 0x13c
  425. #define PCIE_DEV_ID_4_EP4_REG 0x140
  426. #define PCIE_CC_REV_ID_4_EP4_REG 0x144
  427. #define PCIE_DEV_ID_5_EP4_REG 0x148
  428. #define PCIE_CC_REV_ID_5_EP4_REG 0x14c
  429. #define PCIE_DEV_ID_6_EP4_REG 0x150
  430. #define PCIE_CC_REV_ID_6_EP4_REG 0x154
  431. #define PCIE_DEV_ID_7_EP4_REG 0x158
  432. #define PCIE_CC_REV_ID_7_EP4_REG 0x15c
  433. #define PCIE_SUBSYS_VEN_ID_REG 0x160
  434. #define PCIE_COMMON_CLOCK_CONFIG_0_4_0 0x164
  435. #define PCIE_MIPHYP_SSC_EN_REG 0x168
  436. #define PCIE_MIPHYP_ADDR_REG 0x16c
  437. #define PCIE_L1_ASPM_READY_REG 0x170
  438. #define PCIE_EXT_CFG_RDY_REG 0x174
  439. #define PCIE_SoC_INT_ROUTER_STATUS0_REG 0x178
  440. #define PCIE_SoC_INT_ROUTER_STATUS1_REG 0x17c
  441. #define PCIE_SoC_INT_ROUTER_STATUS2_REG 0x180
  442. #define PCIE_SoC_INT_ROUTER_STATUS3_REG 0x184
  443. #define DMA_IP_CTRL_REG 0x324
  444. #define DISP_BRIDGE_PU_PD_CTRL_REG 0x328
  445. #define VIP_PU_PD_CTRL_REG 0x32c
  446. #define USB_MLB_PU_PD_CTRL_REG 0x330
  447. #define SDIO_PU_PD_MISCFUNC_CTRL_REG1 0x334
  448. #define SDIO_PU_PD_MISCFUNC_CTRL_REG2 0x338
  449. #define UART_PU_PD_CTRL_REG 0x33c
  450. #define ARM_Lock 0x340
  451. #define SYS_IO_CHAR_REG1 0x344
  452. #define SYS_IO_CHAR_REG2 0x348
  453. #define SATA_CORE_ID_REG 0x34c
  454. #define SATA_CTRL_REG 0x350
  455. #define I2C_HSFIX_MISC_REG 0x354
  456. #define SPARE2_RESERVED 0x358
  457. #define SPARE3_RESERVED 0x35c
  458. #define MASTER_LOCK_REG 0x368
  459. #define SYSTEM_CONFIG_STATUS_REG 0x36c
  460. #define MSP_CLK_CTRL_REG 0x39c
  461. #define COMPENSATION_REG1 0x3c4
  462. #define COMPENSATION_REG2 0x3c8
  463. #define COMPENSATION_REG3 0x3cc
  464. #define TEST_CTL_REG 0x3d0
  465. /*
  466. * SECR (OTP) registers
  467. */
  468. #define STA2X11_SECR_CR 0x00
  469. #define STA2X11_SECR_FVR0 0x10
  470. #define STA2X11_SECR_FVR1 0x14
  471. extern int sta2x11_mfd_get_regs_data(struct platform_device *pdev,
  472. enum sta2x11_mfd_plat_dev index,
  473. void __iomem **regs,
  474. spinlock_t **lock);
  475. #endif /* __STA2X11_MFD_H */