si476x-platform.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * include/media/si476x-platform.h -- Platform data specific definitions
  4. *
  5. * Copyright (C) 2013 Andrey Smirnov
  6. *
  7. * Author: Andrey Smirnov <[email protected]>
  8. */
  9. #ifndef __SI476X_PLATFORM_H__
  10. #define __SI476X_PLATFORM_H__
  11. /* It is possible to select one of the four adresses using pins A0
  12. * and A1 on SI476x */
  13. #define SI476X_I2C_ADDR_1 0x60
  14. #define SI476X_I2C_ADDR_2 0x61
  15. #define SI476X_I2C_ADDR_3 0x62
  16. #define SI476X_I2C_ADDR_4 0x63
  17. enum si476x_iqclk_config {
  18. SI476X_IQCLK_NOOP = 0,
  19. SI476X_IQCLK_TRISTATE = 1,
  20. SI476X_IQCLK_IQ = 21,
  21. };
  22. enum si476x_iqfs_config {
  23. SI476X_IQFS_NOOP = 0,
  24. SI476X_IQFS_TRISTATE = 1,
  25. SI476X_IQFS_IQ = 21,
  26. };
  27. enum si476x_iout_config {
  28. SI476X_IOUT_NOOP = 0,
  29. SI476X_IOUT_TRISTATE = 1,
  30. SI476X_IOUT_OUTPUT = 22,
  31. };
  32. enum si476x_qout_config {
  33. SI476X_QOUT_NOOP = 0,
  34. SI476X_QOUT_TRISTATE = 1,
  35. SI476X_QOUT_OUTPUT = 22,
  36. };
  37. enum si476x_dclk_config {
  38. SI476X_DCLK_NOOP = 0,
  39. SI476X_DCLK_TRISTATE = 1,
  40. SI476X_DCLK_DAUDIO = 10,
  41. };
  42. enum si476x_dfs_config {
  43. SI476X_DFS_NOOP = 0,
  44. SI476X_DFS_TRISTATE = 1,
  45. SI476X_DFS_DAUDIO = 10,
  46. };
  47. enum si476x_dout_config {
  48. SI476X_DOUT_NOOP = 0,
  49. SI476X_DOUT_TRISTATE = 1,
  50. SI476X_DOUT_I2S_OUTPUT = 12,
  51. SI476X_DOUT_I2S_INPUT = 13,
  52. };
  53. enum si476x_xout_config {
  54. SI476X_XOUT_NOOP = 0,
  55. SI476X_XOUT_TRISTATE = 1,
  56. SI476X_XOUT_I2S_INPUT = 13,
  57. SI476X_XOUT_MODE_SELECT = 23,
  58. };
  59. enum si476x_icin_config {
  60. SI476X_ICIN_NOOP = 0,
  61. SI476X_ICIN_TRISTATE = 1,
  62. SI476X_ICIN_GPO1_HIGH = 2,
  63. SI476X_ICIN_GPO1_LOW = 3,
  64. SI476X_ICIN_IC_LINK = 30,
  65. };
  66. enum si476x_icip_config {
  67. SI476X_ICIP_NOOP = 0,
  68. SI476X_ICIP_TRISTATE = 1,
  69. SI476X_ICIP_GPO2_HIGH = 2,
  70. SI476X_ICIP_GPO2_LOW = 3,
  71. SI476X_ICIP_IC_LINK = 30,
  72. };
  73. enum si476x_icon_config {
  74. SI476X_ICON_NOOP = 0,
  75. SI476X_ICON_TRISTATE = 1,
  76. SI476X_ICON_I2S = 10,
  77. SI476X_ICON_IC_LINK = 30,
  78. };
  79. enum si476x_icop_config {
  80. SI476X_ICOP_NOOP = 0,
  81. SI476X_ICOP_TRISTATE = 1,
  82. SI476X_ICOP_I2S = 10,
  83. SI476X_ICOP_IC_LINK = 30,
  84. };
  85. enum si476x_lrout_config {
  86. SI476X_LROUT_NOOP = 0,
  87. SI476X_LROUT_TRISTATE = 1,
  88. SI476X_LROUT_AUDIO = 2,
  89. SI476X_LROUT_MPX = 3,
  90. };
  91. enum si476x_intb_config {
  92. SI476X_INTB_NOOP = 0,
  93. SI476X_INTB_TRISTATE = 1,
  94. SI476X_INTB_DAUDIO = 10,
  95. SI476X_INTB_IRQ = 40,
  96. };
  97. enum si476x_a1_config {
  98. SI476X_A1_NOOP = 0,
  99. SI476X_A1_TRISTATE = 1,
  100. SI476X_A1_IRQ = 40,
  101. };
  102. struct si476x_pinmux {
  103. enum si476x_dclk_config dclk;
  104. enum si476x_dfs_config dfs;
  105. enum si476x_dout_config dout;
  106. enum si476x_xout_config xout;
  107. enum si476x_iqclk_config iqclk;
  108. enum si476x_iqfs_config iqfs;
  109. enum si476x_iout_config iout;
  110. enum si476x_qout_config qout;
  111. enum si476x_icin_config icin;
  112. enum si476x_icip_config icip;
  113. enum si476x_icon_config icon;
  114. enum si476x_icop_config icop;
  115. enum si476x_lrout_config lrout;
  116. enum si476x_intb_config intb;
  117. enum si476x_a1_config a1;
  118. };
  119. enum si476x_ibias6x {
  120. SI476X_IBIAS6X_OTHER = 0,
  121. SI476X_IBIAS6X_RCVR1_NON_4MHZ_CLK = 1,
  122. };
  123. enum si476x_xstart {
  124. SI476X_XSTART_MULTIPLE_TUNER = 0x11,
  125. SI476X_XSTART_NORMAL = 0x77,
  126. };
  127. enum si476x_freq {
  128. SI476X_FREQ_4_MHZ = 0,
  129. SI476X_FREQ_37P209375_MHZ = 1,
  130. SI476X_FREQ_36P4_MHZ = 2,
  131. SI476X_FREQ_37P8_MHZ = 3,
  132. };
  133. enum si476x_xmode {
  134. SI476X_XMODE_CRYSTAL_RCVR1 = 1,
  135. SI476X_XMODE_EXT_CLOCK = 2,
  136. SI476X_XMODE_CRYSTAL_RCVR2_3 = 3,
  137. };
  138. enum si476x_xbiashc {
  139. SI476X_XBIASHC_SINGLE_RECEIVER = 0,
  140. SI476X_XBIASHC_MULTIPLE_RECEIVER = 1,
  141. };
  142. enum si476x_xbias {
  143. SI476X_XBIAS_RCVR2_3 = 0,
  144. SI476X_XBIAS_4MHZ_RCVR1 = 3,
  145. SI476X_XBIAS_RCVR1 = 7,
  146. };
  147. enum si476x_func {
  148. SI476X_FUNC_BOOTLOADER = 0,
  149. SI476X_FUNC_FM_RECEIVER = 1,
  150. SI476X_FUNC_AM_RECEIVER = 2,
  151. SI476X_FUNC_WB_RECEIVER = 3,
  152. };
  153. /**
  154. * @xcload: Selects the amount of additional on-chip capacitance to
  155. * be connected between XTAL1 and gnd and between XTAL2 and
  156. * GND. One half of the capacitance value shown here is the
  157. * additional load capacitance presented to the xtal. The
  158. * minimum step size is 0.277 pF. Recommended value is 0x28
  159. * but it will be layout dependent. Range is 0–0x3F i.e.
  160. * (0–16.33 pF)
  161. * @ctsien: enable CTSINT(interrupt request when CTS condition
  162. * arises) when set
  163. * @intsel: when set A1 pin becomes the interrupt pin; otherwise,
  164. * INTB is the interrupt pin
  165. * @func: selects the boot function of the device. I.e.
  166. * SI476X_BOOTLOADER - Boot loader
  167. * SI476X_FM_RECEIVER - FM receiver
  168. * SI476X_AM_RECEIVER - AM receiver
  169. * SI476X_WB_RECEIVER - Weatherband receiver
  170. * @freq: oscillator's crystal frequency:
  171. * SI476X_XTAL_37P209375_MHZ - 37.209375 Mhz
  172. * SI476X_XTAL_36P4_MHZ - 36.4 Mhz
  173. * SI476X_XTAL_37P8_MHZ - 37.8 Mhz
  174. */
  175. struct si476x_power_up_args {
  176. enum si476x_ibias6x ibias6x;
  177. enum si476x_xstart xstart;
  178. u8 xcload;
  179. bool fastboot;
  180. enum si476x_xbiashc xbiashc;
  181. enum si476x_xbias xbias;
  182. enum si476x_func func;
  183. enum si476x_freq freq;
  184. enum si476x_xmode xmode;
  185. };
  186. /**
  187. * enum si476x_phase_diversity_mode - possbile phase diversity modes
  188. * for SI4764/5/6/7 chips.
  189. *
  190. * @SI476X_PHDIV_DISABLED: Phase diversity feature is
  191. * disabled.
  192. * @SI476X_PHDIV_PRIMARY_COMBINING: Tuner works as a primary tuner
  193. * in combination with a
  194. * secondary one.
  195. * @SI476X_PHDIV_PRIMARY_ANTENNA: Tuner works as a primary tuner
  196. * using only its own antenna.
  197. * @SI476X_PHDIV_SECONDARY_ANTENNA: Tuner works as a primary tuner
  198. * usning seconary tuner's antenna.
  199. * @SI476X_PHDIV_SECONDARY_COMBINING: Tuner works as a secondary
  200. * tuner in combination with the
  201. * primary one.
  202. */
  203. enum si476x_phase_diversity_mode {
  204. SI476X_PHDIV_DISABLED = 0,
  205. SI476X_PHDIV_PRIMARY_COMBINING = 1,
  206. SI476X_PHDIV_PRIMARY_ANTENNA = 2,
  207. SI476X_PHDIV_SECONDARY_ANTENNA = 3,
  208. SI476X_PHDIV_SECONDARY_COMBINING = 5,
  209. };
  210. /*
  211. * Platform dependent definition
  212. */
  213. struct si476x_platform_data {
  214. int gpio_reset; /* < 0 if not used */
  215. struct si476x_power_up_args power_up_parameters;
  216. enum si476x_phase_diversity_mode diversity_mode;
  217. struct si476x_pinmux pinmux;
  218. };
  219. #endif /* __SI476X_PLATFORM_H__ */