max14577-private.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * max14577-private.h - Common API for the Maxim 14577/77836 internal sub chip
  4. *
  5. * Copyright (C) 2014 Samsung Electrnoics
  6. * Chanwoo Choi <[email protected]>
  7. * Krzysztof Kozlowski <[email protected]>
  8. */
  9. #ifndef __MAX14577_PRIVATE_H__
  10. #define __MAX14577_PRIVATE_H__
  11. #include <linux/i2c.h>
  12. #include <linux/regmap.h>
  13. #define I2C_ADDR_PMIC (0x46 >> 1)
  14. #define I2C_ADDR_MUIC (0x4A >> 1)
  15. #define I2C_ADDR_FG (0x6C >> 1)
  16. enum maxim_device_type {
  17. MAXIM_DEVICE_TYPE_UNKNOWN = 0,
  18. MAXIM_DEVICE_TYPE_MAX14577,
  19. MAXIM_DEVICE_TYPE_MAX77836,
  20. MAXIM_DEVICE_TYPE_NUM,
  21. };
  22. /* Slave addr = 0x4A: MUIC and Charger */
  23. enum max14577_reg {
  24. MAX14577_REG_DEVICEID = 0x00,
  25. MAX14577_REG_INT1 = 0x01,
  26. MAX14577_REG_INT2 = 0x02,
  27. MAX14577_REG_INT3 = 0x03,
  28. MAX14577_REG_STATUS1 = 0x04,
  29. MAX14577_REG_STATUS2 = 0x05,
  30. MAX14577_REG_STATUS3 = 0x06,
  31. MAX14577_REG_INTMASK1 = 0x07,
  32. MAX14577_REG_INTMASK2 = 0x08,
  33. MAX14577_REG_INTMASK3 = 0x09,
  34. MAX14577_REG_CDETCTRL1 = 0x0A,
  35. MAX14577_REG_RFU = 0x0B,
  36. MAX14577_REG_CONTROL1 = 0x0C,
  37. MAX14577_REG_CONTROL2 = 0x0D,
  38. MAX14577_REG_CONTROL3 = 0x0E,
  39. MAX14577_REG_CHGCTRL1 = 0x0F,
  40. MAX14577_REG_CHGCTRL2 = 0x10,
  41. MAX14577_REG_CHGCTRL3 = 0x11,
  42. MAX14577_REG_CHGCTRL4 = 0x12,
  43. MAX14577_REG_CHGCTRL5 = 0x13,
  44. MAX14577_REG_CHGCTRL6 = 0x14,
  45. MAX14577_REG_CHGCTRL7 = 0x15,
  46. MAX14577_REG_END,
  47. };
  48. /* Slave addr = 0x4A: MUIC */
  49. enum max14577_muic_reg {
  50. MAX14577_MUIC_REG_STATUS1 = 0x04,
  51. MAX14577_MUIC_REG_STATUS2 = 0x05,
  52. MAX14577_MUIC_REG_CONTROL1 = 0x0C,
  53. MAX14577_MUIC_REG_CONTROL3 = 0x0E,
  54. MAX14577_MUIC_REG_END,
  55. };
  56. /*
  57. * Combined charger types for max14577 and max77836.
  58. *
  59. * On max14577 three lower bits map to STATUS2/CHGTYP field.
  60. * However the max77836 has different two last values of STATUS2/CHGTYP.
  61. * To indicate the difference enum has two additional values for max77836.
  62. * These values are just a register value bitwise OR with 0x8.
  63. */
  64. enum max14577_muic_charger_type {
  65. MAX14577_CHARGER_TYPE_NONE = 0x0,
  66. MAX14577_CHARGER_TYPE_USB = 0x1,
  67. MAX14577_CHARGER_TYPE_DOWNSTREAM_PORT = 0x2,
  68. MAX14577_CHARGER_TYPE_DEDICATED_CHG = 0x3,
  69. MAX14577_CHARGER_TYPE_SPECIAL_500MA = 0x4,
  70. /* Special 1A or 2A charger */
  71. MAX14577_CHARGER_TYPE_SPECIAL_1A = 0x5,
  72. /* max14577: reserved, used on max77836 */
  73. MAX14577_CHARGER_TYPE_RESERVED = 0x6,
  74. /* max14577: dead-battery charing with maximum current 100mA */
  75. MAX14577_CHARGER_TYPE_DEAD_BATTERY = 0x7,
  76. /*
  77. * max77836: special charger (bias on D+/D-),
  78. * matches register value of 0x6
  79. */
  80. MAX77836_CHARGER_TYPE_SPECIAL_BIAS = 0xe,
  81. /* max77836: reserved, register value 0x7 */
  82. MAX77836_CHARGER_TYPE_RESERVED = 0xf,
  83. };
  84. /* MAX14577 interrupts */
  85. #define MAX14577_INT1_ADC_MASK BIT(0)
  86. #define MAX14577_INT1_ADCLOW_MASK BIT(1)
  87. #define MAX14577_INT1_ADCERR_MASK BIT(2)
  88. #define MAX77836_INT1_ADC1K_MASK BIT(3)
  89. #define MAX14577_INT2_CHGTYP_MASK BIT(0)
  90. #define MAX14577_INT2_CHGDETRUN_MASK BIT(1)
  91. #define MAX14577_INT2_DCDTMR_MASK BIT(2)
  92. #define MAX14577_INT2_DBCHG_MASK BIT(3)
  93. #define MAX14577_INT2_VBVOLT_MASK BIT(4)
  94. #define MAX77836_INT2_VIDRM_MASK BIT(5)
  95. #define MAX14577_INT3_EOC_MASK BIT(0)
  96. #define MAX14577_INT3_CGMBC_MASK BIT(1)
  97. #define MAX14577_INT3_OVP_MASK BIT(2)
  98. #define MAX14577_INT3_MBCCHGERR_MASK BIT(3)
  99. /* MAX14577 DEVICE ID register */
  100. #define DEVID_VENDORID_SHIFT 0
  101. #define DEVID_DEVICEID_SHIFT 3
  102. #define DEVID_VENDORID_MASK (0x07 << DEVID_VENDORID_SHIFT)
  103. #define DEVID_DEVICEID_MASK (0x1f << DEVID_DEVICEID_SHIFT)
  104. /* MAX14577 STATUS1 register */
  105. #define STATUS1_ADC_SHIFT 0
  106. #define STATUS1_ADCLOW_SHIFT 5
  107. #define STATUS1_ADCERR_SHIFT 6
  108. #define MAX77836_STATUS1_ADC1K_SHIFT 7
  109. #define STATUS1_ADC_MASK (0x1f << STATUS1_ADC_SHIFT)
  110. #define STATUS1_ADCLOW_MASK BIT(STATUS1_ADCLOW_SHIFT)
  111. #define STATUS1_ADCERR_MASK BIT(STATUS1_ADCERR_SHIFT)
  112. #define MAX77836_STATUS1_ADC1K_MASK BIT(MAX77836_STATUS1_ADC1K_SHIFT)
  113. /* MAX14577 STATUS2 register */
  114. #define STATUS2_CHGTYP_SHIFT 0
  115. #define STATUS2_CHGDETRUN_SHIFT 3
  116. #define STATUS2_DCDTMR_SHIFT 4
  117. #define MAX14577_STATUS2_DBCHG_SHIFT 5
  118. #define MAX77836_STATUS2_DXOVP_SHIFT 5
  119. #define STATUS2_VBVOLT_SHIFT 6
  120. #define MAX77836_STATUS2_VIDRM_SHIFT 7
  121. #define STATUS2_CHGTYP_MASK (0x7 << STATUS2_CHGTYP_SHIFT)
  122. #define STATUS2_CHGDETRUN_MASK BIT(STATUS2_CHGDETRUN_SHIFT)
  123. #define STATUS2_DCDTMR_MASK BIT(STATUS2_DCDTMR_SHIFT)
  124. #define MAX14577_STATUS2_DBCHG_MASK BIT(MAX14577_STATUS2_DBCHG_SHIFT)
  125. #define MAX77836_STATUS2_DXOVP_MASK BIT(MAX77836_STATUS2_DXOVP_SHIFT)
  126. #define STATUS2_VBVOLT_MASK BIT(STATUS2_VBVOLT_SHIFT)
  127. #define MAX77836_STATUS2_VIDRM_MASK BIT(MAX77836_STATUS2_VIDRM_SHIFT)
  128. /* MAX14577 CONTROL1 register */
  129. #define COMN1SW_SHIFT 0
  130. #define COMP2SW_SHIFT 3
  131. #define MICEN_SHIFT 6
  132. #define IDBEN_SHIFT 7
  133. #define COMN1SW_MASK (0x7 << COMN1SW_SHIFT)
  134. #define COMP2SW_MASK (0x7 << COMP2SW_SHIFT)
  135. #define MICEN_MASK BIT(MICEN_SHIFT)
  136. #define IDBEN_MASK BIT(IDBEN_SHIFT)
  137. #define CLEAR_IDBEN_MICEN_MASK (COMN1SW_MASK | COMP2SW_MASK)
  138. #define CTRL1_SW_USB ((1 << COMP2SW_SHIFT) \
  139. | (1 << COMN1SW_SHIFT))
  140. #define CTRL1_SW_AUDIO ((2 << COMP2SW_SHIFT) \
  141. | (2 << COMN1SW_SHIFT))
  142. #define CTRL1_SW_UART ((3 << COMP2SW_SHIFT) \
  143. | (3 << COMN1SW_SHIFT))
  144. #define CTRL1_SW_OPEN ((0 << COMP2SW_SHIFT) \
  145. | (0 << COMN1SW_SHIFT))
  146. /* MAX14577 CONTROL2 register */
  147. #define CTRL2_LOWPWR_SHIFT (0)
  148. #define CTRL2_ADCEN_SHIFT (1)
  149. #define CTRL2_CPEN_SHIFT (2)
  150. #define CTRL2_SFOUTASRT_SHIFT (3)
  151. #define CTRL2_SFOUTORD_SHIFT (4)
  152. #define CTRL2_ACCDET_SHIFT (5)
  153. #define CTRL2_USBCPINT_SHIFT (6)
  154. #define CTRL2_RCPS_SHIFT (7)
  155. #define CTRL2_LOWPWR_MASK BIT(CTRL2_LOWPWR_SHIFT)
  156. #define CTRL2_ADCEN_MASK BIT(CTRL2_ADCEN_SHIFT)
  157. #define CTRL2_CPEN_MASK BIT(CTRL2_CPEN_SHIFT)
  158. #define CTRL2_SFOUTASRT_MASK BIT(CTRL2_SFOUTASRT_SHIFT)
  159. #define CTRL2_SFOUTORD_MASK BIT(CTRL2_SFOUTORD_SHIFT)
  160. #define CTRL2_ACCDET_MASK BIT(CTRL2_ACCDET_SHIFT)
  161. #define CTRL2_USBCPINT_MASK BIT(CTRL2_USBCPINT_SHIFT)
  162. #define CTRL2_RCPS_MASK BIT(CTRL2_RCPS_SHIFT)
  163. #define CTRL2_CPEN1_LOWPWR0 ((1 << CTRL2_CPEN_SHIFT) | \
  164. (0 << CTRL2_LOWPWR_SHIFT))
  165. #define CTRL2_CPEN0_LOWPWR1 ((0 << CTRL2_CPEN_SHIFT) | \
  166. (1 << CTRL2_LOWPWR_SHIFT))
  167. /* MAX14577 CONTROL3 register */
  168. #define CTRL3_JIGSET_SHIFT 0
  169. #define CTRL3_BOOTSET_SHIFT 2
  170. #define CTRL3_ADCDBSET_SHIFT 4
  171. #define CTRL3_WBTH_SHIFT 6
  172. #define CTRL3_JIGSET_MASK (0x3 << CTRL3_JIGSET_SHIFT)
  173. #define CTRL3_BOOTSET_MASK (0x3 << CTRL3_BOOTSET_SHIFT)
  174. #define CTRL3_ADCDBSET_MASK (0x3 << CTRL3_ADCDBSET_SHIFT)
  175. #define CTRL3_WBTH_MASK (0x3 << CTRL3_WBTH_SHIFT)
  176. /* Slave addr = 0x4A: Charger */
  177. enum max14577_charger_reg {
  178. MAX14577_CHG_REG_STATUS3 = 0x06,
  179. MAX14577_CHG_REG_CHG_CTRL1 = 0x0F,
  180. MAX14577_CHG_REG_CHG_CTRL2 = 0x10,
  181. MAX14577_CHG_REG_CHG_CTRL3 = 0x11,
  182. MAX14577_CHG_REG_CHG_CTRL4 = 0x12,
  183. MAX14577_CHG_REG_CHG_CTRL5 = 0x13,
  184. MAX14577_CHG_REG_CHG_CTRL6 = 0x14,
  185. MAX14577_CHG_REG_CHG_CTRL7 = 0x15,
  186. MAX14577_CHG_REG_END,
  187. };
  188. /* MAX14577 STATUS3 register */
  189. #define STATUS3_EOC_SHIFT 0
  190. #define STATUS3_CGMBC_SHIFT 1
  191. #define STATUS3_OVP_SHIFT 2
  192. #define STATUS3_MBCCHGERR_SHIFT 3
  193. #define STATUS3_EOC_MASK (0x1 << STATUS3_EOC_SHIFT)
  194. #define STATUS3_CGMBC_MASK (0x1 << STATUS3_CGMBC_SHIFT)
  195. #define STATUS3_OVP_MASK (0x1 << STATUS3_OVP_SHIFT)
  196. #define STATUS3_MBCCHGERR_MASK (0x1 << STATUS3_MBCCHGERR_SHIFT)
  197. /* MAX14577 CDETCTRL1 register */
  198. #define CDETCTRL1_CHGDETEN_SHIFT 0
  199. #define CDETCTRL1_CHGTYPMAN_SHIFT 1
  200. #define CDETCTRL1_DCDEN_SHIFT 2
  201. #define CDETCTRL1_DCD2SCT_SHIFT 3
  202. #define MAX14577_CDETCTRL1_DCHKTM_SHIFT 4
  203. #define MAX77836_CDETCTRL1_CDLY_SHIFT 4
  204. #define MAX14577_CDETCTRL1_DBEXIT_SHIFT 5
  205. #define MAX77836_CDETCTRL1_DCDCPL_SHIFT 5
  206. #define CDETCTRL1_DBIDLE_SHIFT 6
  207. #define CDETCTRL1_CDPDET_SHIFT 7
  208. #define CDETCTRL1_CHGDETEN_MASK BIT(CDETCTRL1_CHGDETEN_SHIFT)
  209. #define CDETCTRL1_CHGTYPMAN_MASK BIT(CDETCTRL1_CHGTYPMAN_SHIFT)
  210. #define CDETCTRL1_DCDEN_MASK BIT(CDETCTRL1_DCDEN_SHIFT)
  211. #define CDETCTRL1_DCD2SCT_MASK BIT(CDETCTRL1_DCD2SCT_SHIFT)
  212. #define MAX14577_CDETCTRL1_DCHKTM_MASK BIT(MAX14577_CDETCTRL1_DCHKTM_SHIFT)
  213. #define MAX77836_CDETCTRL1_CDDLY_MASK BIT(MAX77836_CDETCTRL1_CDDLY_SHIFT)
  214. #define MAX14577_CDETCTRL1_DBEXIT_MASK BIT(MAX14577_CDETCTRL1_DBEXIT_SHIFT)
  215. #define MAX77836_CDETCTRL1_DCDCPL_MASK BIT(MAX77836_CDETCTRL1_DCDCPL_SHIFT)
  216. #define CDETCTRL1_DBIDLE_MASK BIT(CDETCTRL1_DBIDLE_SHIFT)
  217. #define CDETCTRL1_CDPDET_MASK BIT(CDETCTRL1_CDPDET_SHIFT)
  218. /* MAX14577 CHGCTRL1 register */
  219. #define CHGCTRL1_TCHW_SHIFT 4
  220. #define CHGCTRL1_TCHW_MASK (0x7 << CHGCTRL1_TCHW_SHIFT)
  221. /* MAX14577 CHGCTRL2 register */
  222. #define CHGCTRL2_MBCHOSTEN_SHIFT 6
  223. #define CHGCTRL2_MBCHOSTEN_MASK BIT(CHGCTRL2_MBCHOSTEN_SHIFT)
  224. #define CHGCTRL2_VCHGR_RC_SHIFT 7
  225. #define CHGCTRL2_VCHGR_RC_MASK BIT(CHGCTRL2_VCHGR_RC_SHIFT)
  226. /* MAX14577 CHGCTRL3 register */
  227. #define CHGCTRL3_MBCCVWRC_SHIFT 0
  228. #define CHGCTRL3_MBCCVWRC_MASK (0xf << CHGCTRL3_MBCCVWRC_SHIFT)
  229. /* MAX14577 CHGCTRL4 register */
  230. #define CHGCTRL4_MBCICHWRCH_SHIFT 0
  231. #define CHGCTRL4_MBCICHWRCH_MASK (0xf << CHGCTRL4_MBCICHWRCH_SHIFT)
  232. #define CHGCTRL4_MBCICHWRCL_SHIFT 4
  233. #define CHGCTRL4_MBCICHWRCL_MASK BIT(CHGCTRL4_MBCICHWRCL_SHIFT)
  234. /* MAX14577 CHGCTRL5 register */
  235. #define CHGCTRL5_EOCS_SHIFT 0
  236. #define CHGCTRL5_EOCS_MASK (0xf << CHGCTRL5_EOCS_SHIFT)
  237. /* MAX14577 CHGCTRL6 register */
  238. #define CHGCTRL6_AUTOSTOP_SHIFT 5
  239. #define CHGCTRL6_AUTOSTOP_MASK BIT(CHGCTRL6_AUTOSTOP_SHIFT)
  240. /* MAX14577 CHGCTRL7 register */
  241. #define CHGCTRL7_OTPCGHCVS_SHIFT 0
  242. #define CHGCTRL7_OTPCGHCVS_MASK (0x3 << CHGCTRL7_OTPCGHCVS_SHIFT)
  243. /* MAX14577 charger current limits (as in CHGCTRL4 register), uA */
  244. #define MAX14577_CHARGER_CURRENT_LIMIT_MIN 90000U
  245. #define MAX14577_CHARGER_CURRENT_LIMIT_HIGH_START 200000U
  246. #define MAX14577_CHARGER_CURRENT_LIMIT_HIGH_STEP 50000U
  247. #define MAX14577_CHARGER_CURRENT_LIMIT_MAX 950000U
  248. /* MAX77836 charger current limits (as in CHGCTRL4 register), uA */
  249. #define MAX77836_CHARGER_CURRENT_LIMIT_MIN 45000U
  250. #define MAX77836_CHARGER_CURRENT_LIMIT_HIGH_START 100000U
  251. #define MAX77836_CHARGER_CURRENT_LIMIT_HIGH_STEP 25000U
  252. #define MAX77836_CHARGER_CURRENT_LIMIT_MAX 475000U
  253. /*
  254. * MAX14577 charger End-Of-Charge current limits
  255. * (as in CHGCTRL5 register), uA
  256. */
  257. #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_MIN 50000U
  258. #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_STEP 10000U
  259. #define MAX14577_CHARGER_EOC_CURRENT_LIMIT_MAX 200000U
  260. /*
  261. * MAX14577/MAX77836 Battery Constant Voltage
  262. * (as in CHGCTRL3 register), uV
  263. */
  264. #define MAXIM_CHARGER_CONSTANT_VOLTAGE_MIN 4000000U
  265. #define MAXIM_CHARGER_CONSTANT_VOLTAGE_STEP 20000U
  266. #define MAXIM_CHARGER_CONSTANT_VOLTAGE_MAX 4350000U
  267. /* Default value for fast charge timer, in hours */
  268. #define MAXIM_CHARGER_FAST_CHARGE_TIMER_DEFAULT 5
  269. /* MAX14577 regulator SFOUT LDO voltage, fixed, uV */
  270. #define MAX14577_REGULATOR_SAFEOUT_VOLTAGE 4900000
  271. /* MAX77836 regulator LDOx voltage, uV */
  272. #define MAX77836_REGULATOR_LDO_VOLTAGE_MIN 800000
  273. #define MAX77836_REGULATOR_LDO_VOLTAGE_MAX 3950000
  274. #define MAX77836_REGULATOR_LDO_VOLTAGE_STEP 50000
  275. #define MAX77836_REGULATOR_LDO_VOLTAGE_STEPS_NUM 64
  276. /* Slave addr = 0x46: PMIC */
  277. enum max77836_pmic_reg {
  278. MAX77836_PMIC_REG_PMIC_ID = 0x20,
  279. MAX77836_PMIC_REG_PMIC_REV = 0x21,
  280. MAX77836_PMIC_REG_INTSRC = 0x22,
  281. MAX77836_PMIC_REG_INTSRC_MASK = 0x23,
  282. MAX77836_PMIC_REG_TOPSYS_INT = 0x24,
  283. MAX77836_PMIC_REG_TOPSYS_INT_MASK = 0x26,
  284. MAX77836_PMIC_REG_TOPSYS_STAT = 0x28,
  285. MAX77836_PMIC_REG_MRSTB_CNTL = 0x2A,
  286. MAX77836_PMIC_REG_LSCNFG = 0x2B,
  287. MAX77836_LDO_REG_CNFG1_LDO1 = 0x51,
  288. MAX77836_LDO_REG_CNFG2_LDO1 = 0x52,
  289. MAX77836_LDO_REG_CNFG1_LDO2 = 0x53,
  290. MAX77836_LDO_REG_CNFG2_LDO2 = 0x54,
  291. MAX77836_LDO_REG_CNFG_LDO_BIAS = 0x55,
  292. MAX77836_COMP_REG_COMP1 = 0x60,
  293. MAX77836_PMIC_REG_END,
  294. };
  295. #define MAX77836_INTSRC_MASK_TOP_INT_SHIFT 1
  296. #define MAX77836_INTSRC_MASK_MUIC_CHG_INT_SHIFT 3
  297. #define MAX77836_INTSRC_MASK_TOP_INT_MASK BIT(MAX77836_INTSRC_MASK_TOP_INT_SHIFT)
  298. #define MAX77836_INTSRC_MASK_MUIC_CHG_INT_MASK BIT(MAX77836_INTSRC_MASK_MUIC_CHG_INT_SHIFT)
  299. /* MAX77836 PMIC interrupts */
  300. #define MAX77836_TOPSYS_INT_T120C_SHIFT 0
  301. #define MAX77836_TOPSYS_INT_T140C_SHIFT 1
  302. #define MAX77836_TOPSYS_INT_T120C_MASK BIT(MAX77836_TOPSYS_INT_T120C_SHIFT)
  303. #define MAX77836_TOPSYS_INT_T140C_MASK BIT(MAX77836_TOPSYS_INT_T140C_SHIFT)
  304. /* LDO1/LDO2 CONFIG1 register */
  305. #define MAX77836_CNFG1_LDO_PWRMD_SHIFT 6
  306. #define MAX77836_CNFG1_LDO_TV_SHIFT 0
  307. #define MAX77836_CNFG1_LDO_PWRMD_MASK (0x3 << MAX77836_CNFG1_LDO_PWRMD_SHIFT)
  308. #define MAX77836_CNFG1_LDO_TV_MASK (0x3f << MAX77836_CNFG1_LDO_TV_SHIFT)
  309. /* LDO1/LDO2 CONFIG2 register */
  310. #define MAX77836_CNFG2_LDO_OVCLMPEN_SHIFT 7
  311. #define MAX77836_CNFG2_LDO_ALPMEN_SHIFT 6
  312. #define MAX77836_CNFG2_LDO_COMP_SHIFT 4
  313. #define MAX77836_CNFG2_LDO_POK_SHIFT 3
  314. #define MAX77836_CNFG2_LDO_ADE_SHIFT 1
  315. #define MAX77836_CNFG2_LDO_SS_SHIFT 0
  316. #define MAX77836_CNFG2_LDO_OVCLMPEN_MASK BIT(MAX77836_CNFG2_LDO_OVCLMPEN_SHIFT)
  317. #define MAX77836_CNFG2_LDO_ALPMEN_MASK BIT(MAX77836_CNFG2_LDO_ALPMEN_SHIFT)
  318. #define MAX77836_CNFG2_LDO_COMP_MASK (0x3 << MAX77836_CNFG2_LDO_COMP_SHIFT)
  319. #define MAX77836_CNFG2_LDO_POK_MASK BIT(MAX77836_CNFG2_LDO_POK_SHIFT)
  320. #define MAX77836_CNFG2_LDO_ADE_MASK BIT(MAX77836_CNFG2_LDO_ADE_SHIFT)
  321. #define MAX77836_CNFG2_LDO_SS_MASK BIT(MAX77836_CNFG2_LDO_SS_SHIFT)
  322. /* Slave addr = 0x6C: Fuel-Gauge/Battery */
  323. enum max77836_fg_reg {
  324. MAX77836_FG_REG_VCELL_MSB = 0x02,
  325. MAX77836_FG_REG_VCELL_LSB = 0x03,
  326. MAX77836_FG_REG_SOC_MSB = 0x04,
  327. MAX77836_FG_REG_SOC_LSB = 0x05,
  328. MAX77836_FG_REG_MODE_H = 0x06,
  329. MAX77836_FG_REG_MODE_L = 0x07,
  330. MAX77836_FG_REG_VERSION_MSB = 0x08,
  331. MAX77836_FG_REG_VERSION_LSB = 0x09,
  332. MAX77836_FG_REG_HIBRT_H = 0x0A,
  333. MAX77836_FG_REG_HIBRT_L = 0x0B,
  334. MAX77836_FG_REG_CONFIG_H = 0x0C,
  335. MAX77836_FG_REG_CONFIG_L = 0x0D,
  336. MAX77836_FG_REG_VALRT_MIN = 0x14,
  337. MAX77836_FG_REG_VALRT_MAX = 0x15,
  338. MAX77836_FG_REG_CRATE_MSB = 0x16,
  339. MAX77836_FG_REG_CRATE_LSB = 0x17,
  340. MAX77836_FG_REG_VRESET = 0x18,
  341. MAX77836_FG_REG_FGID = 0x19,
  342. MAX77836_FG_REG_STATUS_H = 0x1A,
  343. MAX77836_FG_REG_STATUS_L = 0x1B,
  344. /*
  345. * TODO: TABLE registers
  346. * TODO: CMD register
  347. */
  348. MAX77836_FG_REG_END,
  349. };
  350. enum max14577_irq {
  351. /* INT1 */
  352. MAX14577_IRQ_INT1_ADC,
  353. MAX14577_IRQ_INT1_ADCLOW,
  354. MAX14577_IRQ_INT1_ADCERR,
  355. MAX77836_IRQ_INT1_ADC1K,
  356. /* INT2 */
  357. MAX14577_IRQ_INT2_CHGTYP,
  358. MAX14577_IRQ_INT2_CHGDETRUN,
  359. MAX14577_IRQ_INT2_DCDTMR,
  360. MAX14577_IRQ_INT2_DBCHG,
  361. MAX14577_IRQ_INT2_VBVOLT,
  362. MAX77836_IRQ_INT2_VIDRM,
  363. /* INT3 */
  364. MAX14577_IRQ_INT3_EOC,
  365. MAX14577_IRQ_INT3_CGMBC,
  366. MAX14577_IRQ_INT3_OVP,
  367. MAX14577_IRQ_INT3_MBCCHGERR,
  368. /* TOPSYS_INT, only MAX77836 */
  369. MAX77836_IRQ_TOPSYS_T140C,
  370. MAX77836_IRQ_TOPSYS_T120C,
  371. MAX14577_IRQ_NUM,
  372. };
  373. struct max14577 {
  374. struct device *dev;
  375. struct i2c_client *i2c; /* Slave addr = 0x4A */
  376. struct i2c_client *i2c_pmic; /* Slave addr = 0x46 */
  377. enum maxim_device_type dev_type;
  378. struct regmap *regmap; /* For MUIC and Charger */
  379. struct regmap *regmap_pmic;
  380. struct regmap_irq_chip_data *irq_data; /* For MUIC and Charger */
  381. struct regmap_irq_chip_data *irq_data_pmic;
  382. int irq;
  383. };
  384. /* MAX14577 shared regmap API function */
  385. static inline int max14577_read_reg(struct regmap *map, u8 reg, u8 *dest)
  386. {
  387. unsigned int val;
  388. int ret;
  389. ret = regmap_read(map, reg, &val);
  390. *dest = val;
  391. return ret;
  392. }
  393. static inline int max14577_bulk_read(struct regmap *map, u8 reg, u8 *buf,
  394. int count)
  395. {
  396. return regmap_bulk_read(map, reg, buf, count);
  397. }
  398. static inline int max14577_write_reg(struct regmap *map, u8 reg, u8 value)
  399. {
  400. return regmap_write(map, reg, value);
  401. }
  402. static inline int max14577_bulk_write(struct regmap *map, u8 reg, u8 *buf,
  403. int count)
  404. {
  405. return regmap_bulk_write(map, reg, buf, count);
  406. }
  407. static inline int max14577_update_reg(struct regmap *map, u8 reg, u8 mask,
  408. u8 val)
  409. {
  410. return regmap_update_bits(map, reg, mask, val);
  411. }
  412. #endif /* __MAX14577_PRIVATE_H__ */