reg.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * DA9055 declarations for DA9055 PMICs.
  4. *
  5. * Copyright(c) 2012 Dialog Semiconductor Ltd.
  6. *
  7. * Author: David Dajun Chen <[email protected]>
  8. */
  9. #ifndef __DA9055_REG_H
  10. #define __DA9055_REG_H
  11. /*
  12. * PMIC registers
  13. */
  14. /* PAGE0 */
  15. #define DA9055_REG_PAGE_CON 0x00
  16. /* System Control and Event Registers */
  17. #define DA9055_REG_STATUS_A 0x01
  18. #define DA9055_REG_STATUS_B 0x02
  19. #define DA9055_REG_FAULT_LOG 0x03
  20. #define DA9055_REG_EVENT_A 0x04
  21. #define DA9055_REG_EVENT_B 0x05
  22. #define DA9055_REG_EVENT_C 0x06
  23. #define DA9055_REG_IRQ_MASK_A 0x07
  24. #define DA9055_REG_IRQ_MASK_B 0x08
  25. #define DA9055_REG_IRQ_MASK_C 0x09
  26. #define DA9055_REG_CONTROL_A 0x0A
  27. #define DA9055_REG_CONTROL_B 0x0B
  28. #define DA9055_REG_CONTROL_C 0x0C
  29. #define DA9055_REG_CONTROL_D 0x0D
  30. #define DA9055_REG_CONTROL_E 0x0E
  31. #define DA9055_REG_PD_DIS 0x0F
  32. /* GPIO Control Registers */
  33. #define DA9055_REG_GPIO0_1 0x10
  34. #define DA9055_REG_GPIO2 0x11
  35. #define DA9055_REG_GPIO_MODE0_2 0x12
  36. /* Regulator Control Registers */
  37. #define DA9055_REG_BCORE_CONT 0x13
  38. #define DA9055_REG_BMEM_CONT 0x14
  39. #define DA9055_REG_LDO1_CONT 0x15
  40. #define DA9055_REG_LDO2_CONT 0x16
  41. #define DA9055_REG_LDO3_CONT 0x17
  42. #define DA9055_REG_LDO4_CONT 0x18
  43. #define DA9055_REG_LDO5_CONT 0x19
  44. #define DA9055_REG_LDO6_CONT 0x1A
  45. /* GP-ADC Control Registers */
  46. #define DA9055_REG_ADC_MAN 0x1B
  47. #define DA9055_REG_ADC_CONT 0x1C
  48. #define DA9055_REG_VSYS_MON 0x1D
  49. #define DA9055_REG_ADC_RES_L 0x1E
  50. #define DA9055_REG_ADC_RES_H 0x1F
  51. #define DA9055_REG_VSYS_RES 0x20
  52. #define DA9055_REG_ADCIN1_RES 0x21
  53. #define DA9055_REG_ADCIN2_RES 0x22
  54. #define DA9055_REG_ADCIN3_RES 0x23
  55. /* Sequencer Control Registers */
  56. #define DA9055_REG_EN_32K 0x35
  57. /* Regulator Setting Registers */
  58. #define DA9055_REG_BUCK_LIM 0x37
  59. #define DA9055_REG_BCORE_MODE 0x38
  60. #define DA9055_REG_VBCORE_A 0x39
  61. #define DA9055_REG_VBMEM_A 0x3A
  62. #define DA9055_REG_VLDO1_A 0x3B
  63. #define DA9055_REG_VLDO2_A 0x3C
  64. #define DA9055_REG_VLDO3_A 0x3D
  65. #define DA9055_REG_VLDO4_A 0x3E
  66. #define DA9055_REG_VLDO5_A 0x3F
  67. #define DA9055_REG_VLDO6_A 0x40
  68. #define DA9055_REG_VBCORE_B 0x41
  69. #define DA9055_REG_VBMEM_B 0x42
  70. #define DA9055_REG_VLDO1_B 0x43
  71. #define DA9055_REG_VLDO2_B 0x44
  72. #define DA9055_REG_VLDO3_B 0x45
  73. #define DA9055_REG_VLDO4_B 0x46
  74. #define DA9055_REG_VLDO5_B 0x47
  75. #define DA9055_REG_VLDO6_B 0x48
  76. /* GP-ADC Threshold Registers */
  77. #define DA9055_REG_AUTO1_HIGH 0x49
  78. #define DA9055_REG_AUTO1_LOW 0x4A
  79. #define DA9055_REG_AUTO2_HIGH 0x4B
  80. #define DA9055_REG_AUTO2_LOW 0x4C
  81. #define DA9055_REG_AUTO3_HIGH 0x4D
  82. #define DA9055_REG_AUTO3_LOW 0x4E
  83. /* OTP */
  84. #define DA9055_REG_OPT_COUNT 0x50
  85. #define DA9055_REG_OPT_ADDR 0x51
  86. #define DA9055_REG_OPT_DATA 0x52
  87. /* RTC Calendar and Alarm Registers */
  88. #define DA9055_REG_COUNT_S 0x53
  89. #define DA9055_REG_COUNT_MI 0x54
  90. #define DA9055_REG_COUNT_H 0x55
  91. #define DA9055_REG_COUNT_D 0x56
  92. #define DA9055_REG_COUNT_MO 0x57
  93. #define DA9055_REG_COUNT_Y 0x58
  94. #define DA9055_REG_ALARM_MI 0x59
  95. #define DA9055_REG_ALARM_H 0x5A
  96. #define DA9055_REG_ALARM_D 0x5B
  97. #define DA9055_REG_ALARM_MO 0x5C
  98. #define DA9055_REG_ALARM_Y 0x5D
  99. #define DA9055_REG_SECOND_A 0x5E
  100. #define DA9055_REG_SECOND_B 0x5F
  101. #define DA9055_REG_SECOND_C 0x60
  102. #define DA9055_REG_SECOND_D 0x61
  103. /* Customer Trim and Configuration */
  104. #define DA9055_REG_T_OFFSET 0x63
  105. #define DA9055_REG_INTERFACE 0x64
  106. #define DA9055_REG_CONFIG_A 0x65
  107. #define DA9055_REG_CONFIG_B 0x66
  108. #define DA9055_REG_CONFIG_C 0x67
  109. #define DA9055_REG_CONFIG_D 0x68
  110. #define DA9055_REG_CONFIG_E 0x69
  111. #define DA9055_REG_TRIM_CLDR 0x6F
  112. /* General Purpose Registers */
  113. #define DA9055_REG_GP_ID_0 0x70
  114. #define DA9055_REG_GP_ID_1 0x71
  115. #define DA9055_REG_GP_ID_2 0x72
  116. #define DA9055_REG_GP_ID_3 0x73
  117. #define DA9055_REG_GP_ID_4 0x74
  118. #define DA9055_REG_GP_ID_5 0x75
  119. #define DA9055_REG_GP_ID_6 0x76
  120. #define DA9055_REG_GP_ID_7 0x77
  121. #define DA9055_REG_GP_ID_8 0x78
  122. #define DA9055_REG_GP_ID_9 0x79
  123. #define DA9055_REG_GP_ID_10 0x7A
  124. #define DA9055_REG_GP_ID_11 0x7B
  125. #define DA9055_REG_GP_ID_12 0x7C
  126. #define DA9055_REG_GP_ID_13 0x7D
  127. #define DA9055_REG_GP_ID_14 0x7E
  128. #define DA9055_REG_GP_ID_15 0x7F
  129. #define DA9055_REG_GP_ID_16 0x80
  130. #define DA9055_REG_GP_ID_17 0x81
  131. #define DA9055_REG_GP_ID_18 0x82
  132. #define DA9055_REG_GP_ID_19 0x83
  133. #define DA9055_MAX_REGISTER_CNT DA9055_REG_GP_ID_19
  134. /*
  135. * PMIC registers bits
  136. */
  137. /* DA9055_REG_PAGE_CON (addr=0x00) */
  138. #define DA9055_PAGE_WRITE_MODE (0<<6)
  139. #define DA9055_REPEAT_WRITE_MODE (1<<6)
  140. /* DA9055_REG_STATUS_A (addr=0x01) */
  141. #define DA9055_NOKEY_STS 0x01
  142. #define DA9055_WAKE_STS 0x02
  143. #define DA9055_DVC_BUSY_STS 0x04
  144. #define DA9055_COMP1V2_STS 0x08
  145. #define DA9055_NJIG_STS 0x10
  146. #define DA9055_LDO5_LIM_STS 0x20
  147. #define DA9055_LDO6_LIM_STS 0x40
  148. /* DA9055_REG_STATUS_B (addr=0x02) */
  149. #define DA9055_GPI0_STS 0x01
  150. #define DA9055_GPI1_STS 0x02
  151. #define DA9055_GPI2_STS 0x04
  152. /* DA9055_REG_FAULT_LOG (addr=0x03) */
  153. #define DA9055_TWD_ERROR_FLG 0x01
  154. #define DA9055_POR_FLG 0x02
  155. #define DA9055_VDD_FAULT_FLG 0x04
  156. #define DA9055_VDD_START_FLG 0x08
  157. #define DA9055_TEMP_CRIT_FLG 0x10
  158. #define DA9055_KEY_RESET_FLG 0x20
  159. #define DA9055_WAIT_SHUT_FLG 0x80
  160. /* DA9055_REG_EVENT_A (addr=0x04) */
  161. #define DA9055_NOKEY_EINT 0x01
  162. #define DA9055_ALARM_EINT 0x02
  163. #define DA9055_TICK_EINT 0x04
  164. #define DA9055_ADC_RDY_EINT 0x08
  165. #define DA9055_SEQ_RDY_EINT 0x10
  166. #define DA9055_EVENTS_B_EINT 0x20
  167. #define DA9055_EVENTS_C_EINT 0x40
  168. /* DA9055_REG_EVENT_B (addr=0x05) */
  169. #define DA9055_E_WAKE_EINT 0x01
  170. #define DA9055_E_TEMP_EINT 0x02
  171. #define DA9055_E_COMP1V2_EINT 0x04
  172. #define DA9055_E_LDO_LIM_EINT 0x08
  173. #define DA9055_E_NJIG_EINT 0x20
  174. #define DA9055_E_VDD_MON_EINT 0x40
  175. #define DA9055_E_VDD_WARN_EINT 0x80
  176. /* DA9055_REG_EVENT_C (addr=0x06) */
  177. #define DA9055_E_GPI0_EINT 0x01
  178. #define DA9055_E_GPI1_EINT 0x02
  179. #define DA9055_E_GPI2_EINT 0x04
  180. /* DA9055_REG_IRQ_MASK_A (addr=0x07) */
  181. #define DA9055_M_NONKEY_EINT 0x01
  182. #define DA9055_M_ALARM_EINT 0x02
  183. #define DA9055_M_TICK_EINT 0x04
  184. #define DA9055_M_ADC_RDY_EINT 0x08
  185. #define DA9055_M_SEQ_RDY_EINT 0x10
  186. /* DA9055_REG_IRQ_MASK_B (addr=0x08) */
  187. #define DA9055_M_WAKE_EINT 0x01
  188. #define DA9055_M_TEMP_EINT 0x02
  189. #define DA9055_M_COMP_1V2_EINT 0x04
  190. #define DA9055_M_LDO_LIM_EINT 0x08
  191. #define DA9055_M_NJIG_EINT 0x20
  192. #define DA9055_M_VDD_MON_EINT 0x40
  193. #define DA9055_M_VDD_WARN_EINT 0x80
  194. /* DA9055_REG_IRQ_MASK_C (addr=0x09) */
  195. #define DA9055_M_GPI0_EINT 0x01
  196. #define DA9055_M_GPI1_EINT 0x02
  197. #define DA9055_M_GPI2_EINT 0x04
  198. /* DA9055_REG_CONTROL_A (addr=0xA) */
  199. #define DA9055_DEBOUNCING_SHIFT 0x00
  200. #define DA9055_DEBOUNCING_MASK 0x07
  201. #define DA9055_NRES_MODE_SHIFT 0x03
  202. #define DA9055_NRES_MODE_MASK 0x08
  203. #define DA9055_SLEW_RATE_SHIFT 0x04
  204. #define DA9055_SLEW_RATE_MASK 0x30
  205. #define DA9055_NOKEY_LOCK_SHIFT 0x06
  206. #define DA9055_NOKEY_LOCK_MASK 0x40
  207. /* DA9055_REG_CONTROL_B (addr=0xB) */
  208. #define DA9055_RTC_MODE_PD 0x01
  209. #define DA9055_RTC_MODE_SD_SHIFT 0x01
  210. #define DA9055_RTC_MODE_SD 0x02
  211. #define DA9055_RTC_EN 0x04
  212. #define DA9055_ECO_MODE_SHIFT 0x03
  213. #define DA9055_ECO_MODE_MASK 0x08
  214. #define DA9055_TWDSCALE_SHIFT 4
  215. #define DA9055_TWDSCALE_MASK 0x70
  216. #define DA9055_V_LOCK_SHIFT 0x07
  217. #define DA9055_V_LOCK_MASK 0x80
  218. /* DA9055_REG_CONTROL_C (addr=0xC) */
  219. #define DA9055_SYSTEM_EN_SHIFT 0x00
  220. #define DA9055_SYSTEM_EN_MASK 0x01
  221. #define DA9055_POWERN_EN_SHIFT 0x01
  222. #define DA9055_POWERN_EN_MASK 0x02
  223. #define DA9055_POWER1_EN_SHIFT 0x02
  224. #define DA9055_POWER1_EN_MASK 0x04
  225. /* DA9055_REG_CONTROL_D (addr=0xD) */
  226. #define DA9055_STANDBY_SHIFT 0x02
  227. #define DA9055_STANDBY_MASK 0x08
  228. #define DA9055_AUTO_BOOT_SHIFT 0x03
  229. #define DA9055_AUTO_BOOT_MASK 0x04
  230. /* DA9055_REG_CONTROL_E (addr=0xE) */
  231. #define DA9055_WATCHDOG_SHIFT 0x00
  232. #define DA9055_WATCHDOG_MASK 0x01
  233. #define DA9055_SHUTDOWN_SHIFT 0x01
  234. #define DA9055_SHUTDOWN_MASK 0x02
  235. #define DA9055_WAKE_UP_SHIFT 0x02
  236. #define DA9055_WAKE_UP_MASK 0x04
  237. /* DA9055_REG_GPIO (addr=0x10/0x11) */
  238. #define DA9055_GPIO0_PIN_SHIFT 0x00
  239. #define DA9055_GPIO0_PIN_MASK 0x03
  240. #define DA9055_GPIO0_TYPE_SHIFT 0x02
  241. #define DA9055_GPIO0_TYPE_MASK 0x04
  242. #define DA9055_GPIO0_WEN_SHIFT 0x03
  243. #define DA9055_GPIO0_WEN_MASK 0x08
  244. #define DA9055_GPIO1_PIN_SHIFT 0x04
  245. #define DA9055_GPIO1_PIN_MASK 0x30
  246. #define DA9055_GPIO1_TYPE_SHIFT 0x06
  247. #define DA9055_GPIO1_TYPE_MASK 0x40
  248. #define DA9055_GPIO1_WEN_SHIFT 0x07
  249. #define DA9055_GPIO1_WEN_MASK 0x80
  250. #define DA9055_GPIO2_PIN_SHIFT 0x00
  251. #define DA9055_GPIO2_PIN_MASK 0x30
  252. #define DA9055_GPIO2_TYPE_SHIFT 0x02
  253. #define DA9055_GPIO2_TYPE_MASK 0x04
  254. #define DA9055_GPIO2_WEN_SHIFT 0x03
  255. #define DA9055_GPIO2_WEN_MASK 0x08
  256. /* DA9055_REG_GPIO_MODE (addr=0x12) */
  257. #define DA9055_GPIO0_MODE_SHIFT 0x00
  258. #define DA9055_GPIO0_MODE_MASK 0x01
  259. #define DA9055_GPIO1_MODE_SHIFT 0x01
  260. #define DA9055_GPIO1_MODE_MASK 0x02
  261. #define DA9055_GPIO2_MODE_SHIFT 0x02
  262. #define DA9055_GPIO2_MODE_MASK 0x04
  263. /* DA9055_REG_BCORE_CONT (addr=0x13) */
  264. #define DA9055_BCORE_EN_SHIFT 0x00
  265. #define DA9055_BCORE_EN_MASK 0x01
  266. #define DA9055_BCORE_GPI_SHIFT 0x01
  267. #define DA9055_BCORE_GPI_MASK 0x02
  268. #define DA9055_BCORE_PD_DIS_SHIFT 0x03
  269. #define DA9055_BCORE_PD_DIS_MASK 0x04
  270. #define DA9055_VBCORE_SEL_SHIFT 0x04
  271. #define DA9055_SEL_REG_A 0x0
  272. #define DA9055_SEL_REG_B 0x10
  273. #define DA9055_VBCORE_SEL_MASK 0x10
  274. #define DA9055_V_GPI_MASK 0x60
  275. #define DA9055_V_GPI_SHIFT 0x05
  276. #define DA9055_E_GPI_MASK 0x06
  277. #define DA9055_E_GPI_SHIFT 0x01
  278. #define DA9055_VBCORE_GPI_SHIFT 0x05
  279. #define DA9055_VBCORE_GPI_MASK 0x60
  280. #define DA9055_BCORE_CONF_SHIFT 0x07
  281. #define DA9055_BCORE_CONF_MASK 0x80
  282. /* DA9055_REG_BMEM_CONT (addr=0x14) */
  283. #define DA9055_BMEM_EN_SHIFT 0x00
  284. #define DA9055_BMEM_EN_MASK 0x01
  285. #define DA9055_BMEM_GPI_SHIFT 0x01
  286. #define DA9055_BMEM_GPI_MASK 0x06
  287. #define DA9055_BMEM_PD_DIS_SHIFT 0x03
  288. #define DA9055_BMEM_PD_DIS_MASK 0x08
  289. #define DA9055_VBMEM_SEL_SHIT 0x04
  290. #define DA9055_VBMEM_SEL_VBMEM_A (0<<4)
  291. #define DA9055_VBMEM_SEL_VBMEM_B (1<<4)
  292. #define DA9055_VBMEM_SEL_MASK 0x10
  293. #define DA9055_VBMEM_GPI_SHIFT 0x05
  294. #define DA9055_VBMEM_GPI_MASK 0x60
  295. #define DA9055_BMEM_CONF_SHIFT 0x07
  296. #define DA9055_BMEM_CONF_MASK 0x80
  297. /* DA9055_REG_LDO_CONT (addr=0x15-0x1A) */
  298. #define DA9055_LDO_EN_SHIFT 0x00
  299. #define DA9055_LDO_EN_MASK 0x01
  300. #define DA9055_LDO_GPI_SHIFT 0x01
  301. #define DA9055_LDO_GPI_MASK 0x06
  302. #define DA9055_LDO_PD_DIS_SHIFT 0x03
  303. #define DA9055_LDO_PD_DIS_MASK 0x08
  304. #define DA9055_VLDO_SEL_SHIFT 0x04
  305. #define DA9055_VLDO_SEL_MASK 0x10
  306. #define DA9055_VLDO_SEL_VLDO_A 0x00
  307. #define DA9055_VLDO_SEL_VLDO_B 0x01
  308. #define DA9055_VLDO_GPI_SHIFT 0x05
  309. #define DA9055_VLDO_GPI_MASK 0x60
  310. #define DA9055_LDO_CONF_SHIFT 0x07
  311. #define DA9055_LDO_CONF_MASK 0x80
  312. #define DA9055_REGUALTOR_SET_A 0x00
  313. #define DA9055_REGUALTOR_SET_B 0x10
  314. /* DA9055_REG_ADC_MAN (addr=0x1B) */
  315. #define DA9055_ADC_MUX_SHIFT 0
  316. #define DA9055_ADC_MUX_MASK 0xF
  317. #define DA9055_ADC_MUX_VSYS 0x0
  318. #define DA9055_ADC_MUX_ADCIN1 0x01
  319. #define DA9055_ADC_MUX_ADCIN2 0x02
  320. #define DA9055_ADC_MUX_ADCIN3 0x03
  321. #define DA9055_ADC_MUX_T_SENSE 0x04
  322. #define DA9055_ADC_MAN_SHIFT 0x04
  323. #define DA9055_ADC_MAN_CONV 0x10
  324. #define DA9055_ADC_LSB_MASK 0X03
  325. #define DA9055_ADC_MODE_MASK 0x20
  326. #define DA9055_ADC_MODE_SHIFT 5
  327. #define DA9055_ADC_MODE_1MS (1<<5)
  328. #define DA9055_COMP1V2_EN_SHIFT 7
  329. /* DA9055_REG_ADC_CONT (addr=0x1C) */
  330. #define DA9055_ADC_AUTO_VSYS_EN_SHIFT 0
  331. #define DA9055_ADC_AUTO_AD1_EN_SHIFT 1
  332. #define DA9055_ADC_AUTO_AD2_EN_SHIFT 2
  333. #define DA9055_ADC_AUTO_AD3_EN_SHIFT 3
  334. #define DA9055_ADC_ISRC_EN_SHIFT 4
  335. #define DA9055_ADC_ADCIN1_DEB_SHIFT 5
  336. #define DA9055_ADC_ADCIN2_DEB_SHIFT 6
  337. #define DA9055_ADC_ADCIN3_DEB_SHIFT 7
  338. #define DA9055_AD1_ISRC_MASK 0x10
  339. #define DA9055_AD1_ISRC_SHIFT 4
  340. /* DA9055_REG_VSYS_MON (addr=0x1D) */
  341. #define DA9055_VSYS_VAL_SHIFT 0
  342. #define DA9055_VSYS_VAL_MASK 0xFF
  343. #define DA9055_VSYS_VAL_BASE 0x00
  344. #define DA9055_VSYS_VAL_MAX DA9055_VSYS_VAL_MASK
  345. #define DA9055_VSYS_VOLT_BASE 2500
  346. #define DA9055_VSYS_VOLT_INC 10
  347. #define DA9055_VSYS_STEPS 255
  348. #define DA9055_VSYS_VOLT_MIN 2500
  349. /* DA9044_REG_XXX_RES (addr=0x20-0x23) */
  350. #define DA9055_ADC_VAL_SHIFT 0
  351. #define DA9055_ADC_VAL_MASK 0xFF
  352. #define DA9055_ADC_VAL_BASE 0x00
  353. #define DA9055_ADC_VAL_MAX DA9055_ADC_VAL_MASK
  354. #define DA9055_ADC_VOLT_BASE 0
  355. #define DA9055_ADC_VSYS_VOLT_BASE 2500
  356. #define DA9055_ADC_VOLT_INC 10
  357. #define DA9055_ADC_VSYS_VOLT_INC 12
  358. #define DA9055_ADC_STEPS 255
  359. /* DA9055_REG_EN_32K (addr=0x35)*/
  360. #define DA9055_STARTUP_TIME_MASK 0x07
  361. #define DA9055_STARTUP_TIME_0S 0x0
  362. #define DA9055_STARTUP_TIME_0_52S 0x1
  363. #define DA9055_STARTUP_TIME_1S 0x2
  364. #define DA9055_CRYSTAL_EN 0x08
  365. #define DA9055_DELAY_MODE_EN 0x10
  366. #define DA9055_OUT_CLCK_GATED 0x20
  367. #define DA9055_RTC_CLOCK_GATED 0x40
  368. #define DA9055_EN_32KOUT_BUF 0x80
  369. /* DA9055_REG_RESET (addr=0x36) */
  370. /* Timer up to 31.744 ms */
  371. #define DA9055_RESET_TIMER_VAL_SHIFT 0
  372. #define DA9055_RESET_LOW_VAL_MASK 0x3F
  373. #define DA9055_RESET_LOW_VAL_BASE 0
  374. #define DA9055_RESET_LOW_VAL_MAX DA9055_RESET_LOW_VAL_MASK
  375. #define DA9055_RESET_US_LOW_BASE 1024 /* min val in units of us */
  376. #define DA9055_RESET_US_LOW_INC 1024 /* inc val in units of us */
  377. #define DA9055_RESET_US_LOW_STEP 30
  378. /* Timer up to 1048.576ms */
  379. #define DA9055_RESET_HIGH_VAL_MASK 0x3F
  380. #define DA9055_RESET_HIGH_VAL_BASE 0
  381. #define DA9055_RESET_HIGH_VAL_MAX DA9055_RESET_HIGH_VAL_MASK
  382. #define DA9055_RESET_US_HIGH_BASE 32768 /* min val in units of us */
  383. #define DA9055_RESET_US_HIGH_INC 32768 /* inv val in units of us */
  384. #define DA9055_RESET_US_HIGH_STEP 31
  385. /* DA9055_REG_BUCK_ILIM (addr=0x37)*/
  386. #define DA9055_BMEM_ILIM_SHIFT 0
  387. #define DA9055_ILIM_MASK 0x3
  388. #define DA9055_ILIM_500MA 0x0
  389. #define DA9055_ILIM_600MA 0x1
  390. #define DA9055_ILIM_700MA 0x2
  391. #define DA9055_ILIM_800MA 0x3
  392. #define DA9055_BCORE_ILIM_SHIFT 2
  393. /* DA9055_REG_BCORE_MODE (addr=0x38) */
  394. #define DA9055_BMEM_MODE_SHIFT 0
  395. #define DA9055_MODE_MASK 0x3
  396. #define DA9055_MODE_AB 0x0
  397. #define DA9055_MODE_SLEEP 0x1
  398. #define DA9055_MODE_SYNCHRO 0x2
  399. #define DA9055_MODE_AUTO 0x3
  400. #define DA9055_BCORE_MODE_SHIFT 2
  401. /* DA9055_REG_VBCORE_A/B (addr=0x39/0x41)*/
  402. #define DA9055_VBCORE_VAL_SHIFT 0
  403. #define DA9055_VBCORE_VAL_MASK 0x3F
  404. #define DA9055_VBCORE_VAL_BASE 0x09
  405. #define DA9055_VBCORE_VAL_MAX DA9055_VBCORE_VAL_MASK
  406. #define DA9055_VBCORE_VOLT_BASE 750
  407. #define DA9055_VBCORE_VOLT_INC 25
  408. #define DA9055_VBCORE_STEPS 53
  409. #define DA9055_VBCORE_VOLT_MIN DA9055_VBCORE_VOLT_BASE
  410. #define DA9055_BCORE_SL_SYNCHRO (0<<7)
  411. #define DA9055_BCORE_SL_SLEEP (1<<7)
  412. /* DA9055_REG_VBMEM_A/B (addr=0x3A/0x42)*/
  413. #define DA9055_VBMEM_VAL_SHIFT 0
  414. #define DA9055_VBMEM_VAL_MASK 0x3F
  415. #define DA9055_VBMEM_VAL_BASE 0x00
  416. #define DA9055_VBMEM_VAL_MAX DA9055_VBMEM_VAL_MASK
  417. #define DA9055_VBMEM_VOLT_BASE 925
  418. #define DA9055_VBMEM_VOLT_INC 25
  419. #define DA9055_VBMEM_STEPS 63
  420. #define DA9055_VBMEM_VOLT_MIN DA9055_VBMEM_VOLT_BASE
  421. #define DA9055_BCMEM_SL_SYNCHRO (0<<7)
  422. #define DA9055_BCMEM_SL_SLEEP (1<<7)
  423. /* DA9055_REG_VLDO (addr=0x3B-0x40/0x43-0x48)*/
  424. #define DA9055_VLDO_VAL_SHIFT 0
  425. #define DA9055_VLDO_VAL_MASK 0x3F
  426. #define DA9055_VLDO6_VAL_MASK 0x7F
  427. #define DA9055_VLDO_VAL_BASE 0x02
  428. #define DA9055_VLDO2_VAL_BASE 0x03
  429. #define DA9055_VLDO6_VAL_BASE 0x00
  430. #define DA9055_VLDO_VAL_MAX DA9055_VLDO_VAL_MASK
  431. #define DA9055_VLDO6_VAL_MAX DA9055_VLDO6_VAL_MASK
  432. #define DA9055_VLDO_VOLT_BASE 900
  433. #define DA9055_VLDO_VOLT_INC 50
  434. #define DA9055_VLDO6_VOLT_INC 20
  435. #define DA9055_VLDO_STEPS 48
  436. #define DA9055_VLDO5_STEPS 37
  437. #define DA9055_VLDO6_STEPS 120
  438. #define DA9055_VLDO_VOLT_MIN DA9055_VLDO_VOLT_BASE
  439. #define DA9055_LDO_MODE_SHIFT 7
  440. #define DA9055_LDO_SL_NORMAL 0
  441. #define DA9055_LDO_SL_SLEEP 1
  442. /* DA9055_REG_OTP_CONT (addr=0x50) */
  443. #define DA9055_OTP_TIM_NORMAL (0<<0)
  444. #define DA9055_OTP_TIM_MARGINAL (1<<0)
  445. #define DA9055_OTP_GP_RD_SHIFT 1
  446. #define DA9055_OTP_APPS_RD_SHIFT 2
  447. #define DA9055_PC_DONE_SHIFT 3
  448. #define DA9055_OTP_GP_LOCK_SHIFT 4
  449. #define DA9055_OTP_APPS_LOCK_SHIFT 5
  450. #define DA9055_OTP_CONF_LOCK_SHIFT 6
  451. #define DA9055_OTP_WRITE_DIS_SHIFT 7
  452. /* DA9055_REG_COUNT_S (addr=0x53) */
  453. #define DA9055_RTC_SEC 0x3F
  454. #define DA9055_RTC_MONITOR_EN 0x40
  455. #define DA9055_RTC_READ 0x80
  456. /* DA9055_REG_COUNT_MI (addr=0x54) */
  457. #define DA9055_RTC_MIN 0x3F
  458. /* DA9055_REG_COUNT_H (addr=0x55) */
  459. #define DA9055_RTC_HOUR 0x1F
  460. /* DA9055_REG_COUNT_D (addr=0x56) */
  461. #define DA9055_RTC_DAY 0x1F
  462. /* DA9055_REG_COUNT_MO (addr=0x57) */
  463. #define DA9055_RTC_MONTH 0x0F
  464. /* DA9055_REG_COUNT_Y (addr=0x58) */
  465. #define DA9055_RTC_YEAR 0x3F
  466. #define DA9055_RTC_YEAR_BASE 2000
  467. /* DA9055_REG_ALARM_MI (addr=0x59) */
  468. #define DA9055_RTC_ALM_MIN 0x3F
  469. #define DA9055_ALARM_STATUS_SHIFT 6
  470. #define DA9055_ALARM_STATUS_MASK 0x3
  471. #define DA9055_ALARM_STATUS_NO_ALARM 0x0
  472. #define DA9055_ALARM_STATUS_TICK 0x1
  473. #define DA9055_ALARM_STATUS_TIMER_ALARM 0x2
  474. #define DA9055_ALARM_STATUS_BOTH 0x3
  475. /* DA9055_REG_ALARM_H (addr=0x5A) */
  476. #define DA9055_RTC_ALM_HOUR 0x1F
  477. /* DA9055_REG_ALARM_D (addr=0x5B) */
  478. #define DA9055_RTC_ALM_DAY 0x1F
  479. /* DA9055_REG_ALARM_MO (addr=0x5C) */
  480. #define DA9055_RTC_ALM_MONTH 0x0F
  481. #define DA9055_RTC_TICK_WAKE_MASK 0x20
  482. #define DA9055_RTC_TICK_WAKE_SHIFT 5
  483. #define DA9055_RTC_TICK_TYPE 0x10
  484. #define DA9055_RTC_TICK_TYPE_SHIFT 0x4
  485. #define DA9055_RTC_TICK_SEC 0x0
  486. #define DA9055_RTC_TICK_MIN 0x1
  487. #define DA9055_ALARAM_TICK_WAKE 0x20
  488. /* DA9055_REG_ALARM_Y (addr=0x5D) */
  489. #define DA9055_RTC_TICK_EN 0x80
  490. #define DA9055_RTC_ALM_EN 0x40
  491. #define DA9055_RTC_TICK_ALM_MASK 0xC0
  492. #define DA9055_RTC_ALM_YEAR 0x3F
  493. /* DA9055_REG_TRIM_CLDR (addr=0x62) */
  494. #define DA9055_TRIM_32K_SHIFT 0
  495. #define DA9055_TRIM_32K_MASK 0x7F
  496. #define DA9055_TRIM_DECREMENT (1<<7)
  497. #define DA9055_TRIM_INCREMENT (0<<7)
  498. #define DA9055_TRIM_VAL_BASE 0x0
  499. #define DA9055_TRIM_PPM_BASE 0x0 /* min val in units of 0.1PPM */
  500. #define DA9055_TRIM_PPM_INC 19 /* min inc in units of 0.1PPM */
  501. #define DA9055_TRIM_STEPS 127
  502. /* DA9055_REG_CONFIG_A (addr=0x65) */
  503. #define DA9055_PM_I_V_VDDCORE (0<<0)
  504. #define DA9055_PM_I_V_VDD_IO (1<<0)
  505. #define DA9055_VDD_FAULT_TYPE_ACT_LOW (0<<1)
  506. #define DA9055_VDD_FAULT_TYPE_ACT_HIGH (1<<1)
  507. #define DA9055_PM_O_TYPE_PUSH_PULL (0<<2)
  508. #define DA9055_PM_O_TYPE_OPEN_DRAIN (1<<2)
  509. #define DA9055_IRQ_TYPE_ACT_LOW (0<<3)
  510. #define DA9055_IRQ_TYPE_ACT_HIGH (1<<3)
  511. #define DA9055_NIRQ_MODE_IMM (0<<4)
  512. #define DA9055_NIRQ_MODE_ACTIVE (1<<4)
  513. #define DA9055_GPI_V_VDDCORE (0<<5)
  514. #define DA9055_GPI_V_VDD_IO (1<<5)
  515. #define DA9055_PM_IF_V_VDDCORE (0<<6)
  516. #define DA9055_PM_IF_V_VDD_IO (1<<6)
  517. /* DA9055_REG_CONFIG_B (addr=0x66) */
  518. #define DA9055_VDD_FAULT_VAL_SHIFT 0
  519. #define DA9055_VDD_FAULT_VAL_MASK 0xF
  520. #define DA9055_VDD_FAULT_VAL_BASE 0x0
  521. #define DA9055_VDD_FAULT_VAL_MAX DA9055_VDD_FAULT_VAL_MASK
  522. #define DA9055_VDD_FAULT_VOLT_BASE 2500
  523. #define DA9055_VDD_FAULT_VOLT_INC 50
  524. #define DA9055_VDD_FAULT_STEPS 15
  525. #define DA9055_VDD_HYST_VAL_SHIFT 4
  526. #define DA9055_VDD_HYST_VAL_MASK 0x7
  527. #define DA9055_VDD_HYST_VAL_BASE 0x0
  528. #define DA9055_VDD_HYST_VAL_MAX DA9055_VDD_HYST_VAL_MASK
  529. #define DA9055_VDD_HYST_VOLT_BASE 100
  530. #define DA9055_VDD_HYST_VOLT_INC 50
  531. #define DA9055_VDD_HYST_STEPS 7
  532. #define DA9055_VDD_HYST_VOLT_MIN DA9055_VDD_HYST_VOLT_BASE
  533. #define DA9055_VDD_FAULT_EN_SHIFT 7
  534. /* DA9055_REG_CONFIG_C (addr=0x67) */
  535. #define DA9055_BCORE_CLK_INV_SHIFT 0
  536. #define DA9055_BMEM_CLK_INV_SHIFT 1
  537. #define DA9055_NFAULT_CONF_SHIFT 2
  538. #define DA9055_LDO_SD_SHIFT 4
  539. #define DA9055_LDO5_BYP_SHIFT 6
  540. #define DA9055_LDO6_BYP_SHIFT 7
  541. /* DA9055_REG_CONFIG_D (addr=0x68) */
  542. #define DA9055_NONKEY_PIN_SHIFT 0
  543. #define DA9055_NONKEY_PIN_MASK 0x3
  544. #define DA9055_NONKEY_PIN_PORT_MODE 0x0
  545. #define DA9055_NONKEY_PIN_KEY_MODE 0x1
  546. #define DA9055_NONKEY_PIN_MULTI_FUNC 0x2
  547. #define DA9055_NONKEY_PIN_DEDICT 0x3
  548. #define DA9055_NONKEY_SD_SHIFT 2
  549. #define DA9055_KEY_DELAY_SHIFT 3
  550. #define DA9055_KEY_DELAY_MASK 0x3
  551. #define DA9055_KEY_DELAY_4S 0x0
  552. #define DA9055_KEY_DELAY_6S 0x1
  553. #define DA9055_KEY_DELAY_8S 0x2
  554. #define DA9055_KEY_DELAY_10S 0x3
  555. /* DA9055_REG_CONFIG_E (addr=0x69) */
  556. #define DA9055_GPIO_PUPD_PULL_UP 0x0
  557. #define DA9055_GPIO_PUPD_OPEN_DRAIN 0x1
  558. #define DA9055_GPIO0_PUPD_SHIFT 0
  559. #define DA9055_GPIO1_PUPD_SHIFT 1
  560. #define DA9055_GPIO2_PUPD_SHIFT 2
  561. #define DA9055_UVOV_DELAY_SHIFT 4
  562. #define DA9055_UVOV_DELAY_MASK 0x3
  563. #define DA9055_RESET_DURATION_SHIFT 6
  564. #define DA9055_RESET_DURATION_MASK 0x3
  565. #define DA9055_RESET_DURATION_0MS 0x0
  566. #define DA9055_RESET_DURATION_100MS 0x1
  567. #define DA9055_RESET_DURATION_500MS 0x2
  568. #define DA9055_RESET_DURATION_1000MS 0x3
  569. /* DA9055_REG_MON_REG_1 (addr=0x6A) */
  570. #define DA9055_MON_THRES_SHIFT 0
  571. #define DA9055_MON_THRES_MASK 0x3
  572. #define DA9055_MON_RES_SHIFT 2
  573. #define DA9055_MON_DEB_SHIFT 3
  574. #define DA9055_MON_MODE_SHIFT 4
  575. #define DA9055_MON_MODE_MASK 0x3
  576. #define DA9055_START_MAX_SHIFT 6
  577. #define DA9055_START_MAX_MASK 0x3
  578. /* DA9055_REG_MON_REG_2 (addr=0x6B) */
  579. #define DA9055_LDO1_MON_EN_SHIFT 0
  580. #define DA9055_LDO2_MON_EN_SHIFT 1
  581. #define DA9055_LDO3_MON_EN_SHIFT 2
  582. #define DA9055_LDO4_MON_EN_SHIFT 3
  583. #define DA9055_LDO5_MON_EN_SHIFT 4
  584. #define DA9055_LDO6_MON_EN_SHIFT 5
  585. #define DA9055_BCORE_MON_EN_SHIFT 6
  586. #define DA9055_BMEM_MON_EN_SHIFT 7
  587. /* DA9055_REG_CONFIG_F (addr=0x6C) */
  588. #define DA9055_LDO1_DEF_SHIFT 0
  589. #define DA9055_LDO2_DEF_SHIFT 1
  590. #define DA9055_LDO3_DEF_SHIFT 2
  591. #define DA9055_LDO4_DEF_SHIFT 3
  592. #define DA9055_LDO5_DEF_SHIFT 4
  593. #define DA9055_LDO6_DEF_SHIFT 5
  594. #define DA9055_BCORE_DEF_SHIFT 6
  595. #define DA9055_BMEM_DEF_SHIFT 7
  596. /* DA9055_REG_MON_REG_4 (addr=0x6D) */
  597. #define DA9055_MON_A8_IDX_SHIFT 0
  598. #define DA9055_MON_A89_IDX_MASK 0x3
  599. #define DA9055_MON_A89_IDX_NONE 0x0
  600. #define DA9055_MON_A89_IDX_BUCKCORE 0x1
  601. #define DA9055_MON_A89_IDX_LDO3 0x2
  602. #define DA9055_MON_A9_IDX_SHIFT 5
  603. /* DA9055_REG_MON_REG_5 (addr=0x6E) */
  604. #define DA9055_MON_A10_IDX_SHIFT 0
  605. #define DA9055_MON_A10_IDX_MASK 0x3
  606. #define DA9055_MON_A10_IDX_NONE 0x0
  607. #define DA9055_MON_A10_IDX_LDO1 0x1
  608. #define DA9055_MON_A10_IDX_LDO2 0x2
  609. #define DA9055_MON_A10_IDX_LDO5 0x3
  610. #define DA9055_MON_A10_IDX_LDO6 0x4
  611. #endif /* __DA9055_REG_H */