bcma.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef LINUX_BCMA_H_
  3. #define LINUX_BCMA_H_
  4. #include <linux/pci.h>
  5. #include <linux/mod_devicetable.h>
  6. #include <linux/bcma/bcma_driver_arm_c9.h>
  7. #include <linux/bcma/bcma_driver_chipcommon.h>
  8. #include <linux/bcma/bcma_driver_pci.h>
  9. #include <linux/bcma/bcma_driver_pcie2.h>
  10. #include <linux/bcma/bcma_driver_mips.h>
  11. #include <linux/bcma/bcma_driver_gmac_cmn.h>
  12. #include <linux/ssb/ssb.h> /* SPROM sharing */
  13. #include <linux/bcma/bcma_regs.h>
  14. struct bcma_device;
  15. struct bcma_bus;
  16. enum bcma_hosttype {
  17. BCMA_HOSTTYPE_PCI,
  18. BCMA_HOSTTYPE_SDIO,
  19. BCMA_HOSTTYPE_SOC,
  20. };
  21. struct bcma_chipinfo {
  22. u16 id;
  23. u8 rev;
  24. u8 pkg;
  25. };
  26. struct bcma_boardinfo {
  27. u16 vendor;
  28. u16 type;
  29. };
  30. enum bcma_clkmode {
  31. BCMA_CLKMODE_FAST,
  32. BCMA_CLKMODE_DYNAMIC,
  33. };
  34. struct bcma_host_ops {
  35. u8 (*read8)(struct bcma_device *core, u16 offset);
  36. u16 (*read16)(struct bcma_device *core, u16 offset);
  37. u32 (*read32)(struct bcma_device *core, u16 offset);
  38. void (*write8)(struct bcma_device *core, u16 offset, u8 value);
  39. void (*write16)(struct bcma_device *core, u16 offset, u16 value);
  40. void (*write32)(struct bcma_device *core, u16 offset, u32 value);
  41. #ifdef CONFIG_BCMA_BLOCKIO
  42. void (*block_read)(struct bcma_device *core, void *buffer,
  43. size_t count, u16 offset, u8 reg_width);
  44. void (*block_write)(struct bcma_device *core, const void *buffer,
  45. size_t count, u16 offset, u8 reg_width);
  46. #endif
  47. /* Agent ops */
  48. u32 (*aread32)(struct bcma_device *core, u16 offset);
  49. void (*awrite32)(struct bcma_device *core, u16 offset, u32 value);
  50. };
  51. /* Core manufacturers */
  52. #define BCMA_MANUF_ARM 0x43B
  53. #define BCMA_MANUF_MIPS 0x4A7
  54. #define BCMA_MANUF_BCM 0x4BF
  55. /* Core class values. */
  56. #define BCMA_CL_SIM 0x0
  57. #define BCMA_CL_EROM 0x1
  58. #define BCMA_CL_CORESIGHT 0x9
  59. #define BCMA_CL_VERIF 0xB
  60. #define BCMA_CL_OPTIMO 0xD
  61. #define BCMA_CL_GEN 0xE
  62. #define BCMA_CL_PRIMECELL 0xF
  63. /* Core-ID values. */
  64. #define BCMA_CORE_OOB_ROUTER 0x367 /* Out of band */
  65. #define BCMA_CORE_4706_CHIPCOMMON 0x500
  66. #define BCMA_CORE_NS_PCIEG2 0x501
  67. #define BCMA_CORE_NS_DMA 0x502
  68. #define BCMA_CORE_NS_SDIO3 0x503
  69. #define BCMA_CORE_NS_USB20 0x504
  70. #define BCMA_CORE_NS_USB30 0x505
  71. #define BCMA_CORE_NS_A9JTAG 0x506
  72. #define BCMA_CORE_NS_DDR23 0x507
  73. #define BCMA_CORE_NS_ROM 0x508
  74. #define BCMA_CORE_NS_NAND 0x509
  75. #define BCMA_CORE_NS_QSPI 0x50A
  76. #define BCMA_CORE_NS_CHIPCOMMON_B 0x50B
  77. #define BCMA_CORE_4706_SOC_RAM 0x50E
  78. #define BCMA_CORE_ARMCA9 0x510
  79. #define BCMA_CORE_4706_MAC_GBIT 0x52D
  80. #define BCMA_CORE_AMEMC 0x52E /* DDR1/2 memory controller core */
  81. #define BCMA_CORE_ALTA 0x534 /* I2S core */
  82. #define BCMA_CORE_4706_MAC_GBIT_COMMON 0x5DC
  83. #define BCMA_CORE_DDR23_PHY 0x5DD
  84. #define BCMA_CORE_INVALID 0x700
  85. #define BCMA_CORE_CHIPCOMMON 0x800
  86. #define BCMA_CORE_ILINE20 0x801
  87. #define BCMA_CORE_SRAM 0x802
  88. #define BCMA_CORE_SDRAM 0x803
  89. #define BCMA_CORE_PCI 0x804
  90. #define BCMA_CORE_MIPS 0x805
  91. #define BCMA_CORE_ETHERNET 0x806
  92. #define BCMA_CORE_V90 0x807
  93. #define BCMA_CORE_USB11_HOSTDEV 0x808
  94. #define BCMA_CORE_ADSL 0x809
  95. #define BCMA_CORE_ILINE100 0x80A
  96. #define BCMA_CORE_IPSEC 0x80B
  97. #define BCMA_CORE_UTOPIA 0x80C
  98. #define BCMA_CORE_PCMCIA 0x80D
  99. #define BCMA_CORE_INTERNAL_MEM 0x80E
  100. #define BCMA_CORE_MEMC_SDRAM 0x80F
  101. #define BCMA_CORE_OFDM 0x810
  102. #define BCMA_CORE_EXTIF 0x811
  103. #define BCMA_CORE_80211 0x812
  104. #define BCMA_CORE_PHY_A 0x813
  105. #define BCMA_CORE_PHY_B 0x814
  106. #define BCMA_CORE_PHY_G 0x815
  107. #define BCMA_CORE_MIPS_3302 0x816
  108. #define BCMA_CORE_USB11_HOST 0x817
  109. #define BCMA_CORE_USB11_DEV 0x818
  110. #define BCMA_CORE_USB20_HOST 0x819
  111. #define BCMA_CORE_USB20_DEV 0x81A
  112. #define BCMA_CORE_SDIO_HOST 0x81B
  113. #define BCMA_CORE_ROBOSWITCH 0x81C
  114. #define BCMA_CORE_PARA_ATA 0x81D
  115. #define BCMA_CORE_SATA_XORDMA 0x81E
  116. #define BCMA_CORE_ETHERNET_GBIT 0x81F
  117. #define BCMA_CORE_PCIE 0x820
  118. #define BCMA_CORE_PHY_N 0x821
  119. #define BCMA_CORE_SRAM_CTL 0x822
  120. #define BCMA_CORE_MINI_MACPHY 0x823
  121. #define BCMA_CORE_ARM_1176 0x824
  122. #define BCMA_CORE_ARM_7TDMI 0x825
  123. #define BCMA_CORE_PHY_LP 0x826
  124. #define BCMA_CORE_PMU 0x827
  125. #define BCMA_CORE_PHY_SSN 0x828
  126. #define BCMA_CORE_SDIO_DEV 0x829
  127. #define BCMA_CORE_ARM_CM3 0x82A
  128. #define BCMA_CORE_PHY_HT 0x82B
  129. #define BCMA_CORE_MIPS_74K 0x82C
  130. #define BCMA_CORE_MAC_GBIT 0x82D
  131. #define BCMA_CORE_DDR12_MEM_CTL 0x82E
  132. #define BCMA_CORE_PCIE_RC 0x82F /* PCIe Root Complex */
  133. #define BCMA_CORE_OCP_OCP_BRIDGE 0x830
  134. #define BCMA_CORE_SHARED_COMMON 0x831
  135. #define BCMA_CORE_OCP_AHB_BRIDGE 0x832
  136. #define BCMA_CORE_SPI_HOST 0x833
  137. #define BCMA_CORE_I2S 0x834
  138. #define BCMA_CORE_SDR_DDR1_MEM_CTL 0x835 /* SDR/DDR1 memory controller core */
  139. #define BCMA_CORE_SHIM 0x837 /* SHIM component in ubus/6362 */
  140. #define BCMA_CORE_PHY_AC 0x83B
  141. #define BCMA_CORE_PCIE2 0x83C /* PCI Express Gen2 */
  142. #define BCMA_CORE_USB30_DEV 0x83D
  143. #define BCMA_CORE_ARM_CR4 0x83E
  144. #define BCMA_CORE_GCI 0x840
  145. #define BCMA_CORE_CMEM 0x846 /* CNDS DDR2/3 memory controller */
  146. #define BCMA_CORE_ARM_CA7 0x847
  147. #define BCMA_CORE_SYS_MEM 0x849
  148. #define BCMA_CORE_DEFAULT 0xFFF
  149. #define BCMA_MAX_NR_CORES 16
  150. #define BCMA_CORE_SIZE 0x1000
  151. /* Chip IDs of PCIe devices */
  152. #define BCMA_CHIP_ID_BCM4313 0x4313
  153. #define BCMA_CHIP_ID_BCM43142 43142
  154. #define BCMA_CHIP_ID_BCM43131 43131
  155. #define BCMA_CHIP_ID_BCM43217 43217
  156. #define BCMA_CHIP_ID_BCM43222 43222
  157. #define BCMA_CHIP_ID_BCM43224 43224
  158. #define BCMA_PKG_ID_BCM43224_FAB_CSM 0x8
  159. #define BCMA_PKG_ID_BCM43224_FAB_SMIC 0xa
  160. #define BCMA_CHIP_ID_BCM43225 43225
  161. #define BCMA_CHIP_ID_BCM43227 43227
  162. #define BCMA_CHIP_ID_BCM43228 43228
  163. #define BCMA_CHIP_ID_BCM43421 43421
  164. #define BCMA_CHIP_ID_BCM43428 43428
  165. #define BCMA_CHIP_ID_BCM43431 43431
  166. #define BCMA_CHIP_ID_BCM43460 43460
  167. #define BCMA_CHIP_ID_BCM4331 0x4331
  168. #define BCMA_CHIP_ID_BCM6362 0x6362
  169. #define BCMA_CHIP_ID_BCM4360 0x4360
  170. #define BCMA_CHIP_ID_BCM4352 0x4352
  171. /* Chip IDs of SoCs */
  172. #define BCMA_CHIP_ID_BCM4706 0x5300
  173. #define BCMA_PKG_ID_BCM4706L 1
  174. #define BCMA_CHIP_ID_BCM4716 0x4716
  175. #define BCMA_PKG_ID_BCM4716 8
  176. #define BCMA_PKG_ID_BCM4717 9
  177. #define BCMA_PKG_ID_BCM4718 10
  178. #define BCMA_CHIP_ID_BCM47162 47162
  179. #define BCMA_CHIP_ID_BCM4748 0x4748
  180. #define BCMA_CHIP_ID_BCM4749 0x4749
  181. #define BCMA_CHIP_ID_BCM5356 0x5356
  182. #define BCMA_CHIP_ID_BCM5357 0x5357
  183. #define BCMA_PKG_ID_BCM5358 9
  184. #define BCMA_PKG_ID_BCM47186 10
  185. #define BCMA_PKG_ID_BCM5357 11
  186. #define BCMA_CHIP_ID_BCM53572 53572
  187. #define BCMA_PKG_ID_BCM47188 9
  188. #define BCMA_CHIP_ID_BCM4707 53010
  189. #define BCMA_PKG_ID_BCM4707 1
  190. #define BCMA_PKG_ID_BCM4708 2
  191. #define BCMA_PKG_ID_BCM4709 0
  192. #define BCMA_CHIP_ID_BCM47094 53030
  193. #define BCMA_CHIP_ID_BCM53018 53018
  194. #define BCMA_CHIP_ID_BCM53573 53573
  195. #define BCMA_PKG_ID_BCM53573 0
  196. #define BCMA_PKG_ID_BCM47189 1
  197. /* Board types (on PCI usually equals to the subsystem dev id) */
  198. /* BCM4313 */
  199. #define BCMA_BOARD_TYPE_BCM94313BU 0X050F
  200. #define BCMA_BOARD_TYPE_BCM94313HM 0X0510
  201. #define BCMA_BOARD_TYPE_BCM94313EPA 0X0511
  202. #define BCMA_BOARD_TYPE_BCM94313HMG 0X051C
  203. /* BCM4716 */
  204. #define BCMA_BOARD_TYPE_BCM94716NR2 0X04CD
  205. /* BCM43224 */
  206. #define BCMA_BOARD_TYPE_BCM943224X21 0X056E
  207. #define BCMA_BOARD_TYPE_BCM943224X21_FCC 0X00D1
  208. #define BCMA_BOARD_TYPE_BCM943224X21B 0X00E9
  209. #define BCMA_BOARD_TYPE_BCM943224M93 0X008B
  210. #define BCMA_BOARD_TYPE_BCM943224M93A 0X0090
  211. #define BCMA_BOARD_TYPE_BCM943224X16 0X0093
  212. #define BCMA_BOARD_TYPE_BCM94322X9 0X008D
  213. #define BCMA_BOARD_TYPE_BCM94322M35E 0X008E
  214. /* BCM43228 */
  215. #define BCMA_BOARD_TYPE_BCM943228BU8 0X0540
  216. #define BCMA_BOARD_TYPE_BCM943228BU9 0X0541
  217. #define BCMA_BOARD_TYPE_BCM943228BU 0X0542
  218. #define BCMA_BOARD_TYPE_BCM943227HM4L 0X0543
  219. #define BCMA_BOARD_TYPE_BCM943227HMB 0X0544
  220. #define BCMA_BOARD_TYPE_BCM943228HM4L 0X0545
  221. #define BCMA_BOARD_TYPE_BCM943228SD 0X0573
  222. /* BCM4331 */
  223. #define BCMA_BOARD_TYPE_BCM94331X19 0X00D6
  224. #define BCMA_BOARD_TYPE_BCM94331X28 0X00E4
  225. #define BCMA_BOARD_TYPE_BCM94331X28B 0X010E
  226. #define BCMA_BOARD_TYPE_BCM94331PCIEBT3AX 0X00E4
  227. #define BCMA_BOARD_TYPE_BCM94331X12_2G 0X00EC
  228. #define BCMA_BOARD_TYPE_BCM94331X12_5G 0X00ED
  229. #define BCMA_BOARD_TYPE_BCM94331X29B 0X00EF
  230. #define BCMA_BOARD_TYPE_BCM94331CSAX 0X00EF
  231. #define BCMA_BOARD_TYPE_BCM94331X19C 0X00F5
  232. #define BCMA_BOARD_TYPE_BCM94331X33 0X00F4
  233. #define BCMA_BOARD_TYPE_BCM94331BU 0X0523
  234. #define BCMA_BOARD_TYPE_BCM94331S9BU 0X0524
  235. #define BCMA_BOARD_TYPE_BCM94331MC 0X0525
  236. #define BCMA_BOARD_TYPE_BCM94331MCI 0X0526
  237. #define BCMA_BOARD_TYPE_BCM94331PCIEBT4 0X0527
  238. #define BCMA_BOARD_TYPE_BCM94331HM 0X0574
  239. #define BCMA_BOARD_TYPE_BCM94331PCIEDUAL 0X059B
  240. #define BCMA_BOARD_TYPE_BCM94331MCH5 0X05A9
  241. #define BCMA_BOARD_TYPE_BCM94331CS 0X05C6
  242. #define BCMA_BOARD_TYPE_BCM94331CD 0X05DA
  243. /* BCM53572 */
  244. #define BCMA_BOARD_TYPE_BCM953572BU 0X058D
  245. #define BCMA_BOARD_TYPE_BCM953572NR2 0X058E
  246. #define BCMA_BOARD_TYPE_BCM947188NR2 0X058F
  247. #define BCMA_BOARD_TYPE_BCM953572SDRNR2 0X0590
  248. /* BCM43142 */
  249. #define BCMA_BOARD_TYPE_BCM943142HM 0X05E0
  250. struct bcma_device {
  251. struct bcma_bus *bus;
  252. struct bcma_device_id id;
  253. struct device dev;
  254. struct device *dma_dev;
  255. unsigned int irq;
  256. bool dev_registered;
  257. u8 core_index;
  258. u8 core_unit;
  259. u32 addr;
  260. u32 addr_s[8];
  261. u32 wrap;
  262. void __iomem *io_addr;
  263. void __iomem *io_wrap;
  264. void *drvdata;
  265. struct list_head list;
  266. };
  267. static inline void *bcma_get_drvdata(struct bcma_device *core)
  268. {
  269. return core->drvdata;
  270. }
  271. static inline void bcma_set_drvdata(struct bcma_device *core, void *drvdata)
  272. {
  273. core->drvdata = drvdata;
  274. }
  275. struct bcma_driver {
  276. const char *name;
  277. const struct bcma_device_id *id_table;
  278. int (*probe)(struct bcma_device *dev);
  279. void (*remove)(struct bcma_device *dev);
  280. int (*suspend)(struct bcma_device *dev);
  281. int (*resume)(struct bcma_device *dev);
  282. void (*shutdown)(struct bcma_device *dev);
  283. struct device_driver drv;
  284. };
  285. extern
  286. int __bcma_driver_register(struct bcma_driver *drv, struct module *owner);
  287. #define bcma_driver_register(drv) \
  288. __bcma_driver_register(drv, THIS_MODULE)
  289. extern void bcma_driver_unregister(struct bcma_driver *drv);
  290. /* module_bcma_driver() - Helper macro for drivers that don't do
  291. * anything special in module init/exit. This eliminates a lot of
  292. * boilerplate. Each module may only use this macro once, and
  293. * calling it replaces module_init() and module_exit()
  294. */
  295. #define module_bcma_driver(__bcma_driver) \
  296. module_driver(__bcma_driver, bcma_driver_register, \
  297. bcma_driver_unregister)
  298. /* Set a fallback SPROM.
  299. * See kdoc at the function definition for complete documentation. */
  300. extern int bcma_arch_register_fallback_sprom(
  301. int (*sprom_callback)(struct bcma_bus *bus,
  302. struct ssb_sprom *out));
  303. struct bcma_bus {
  304. struct device *dev;
  305. /* The MMIO area. */
  306. void __iomem *mmio;
  307. const struct bcma_host_ops *ops;
  308. enum bcma_hosttype hosttype;
  309. bool host_is_pcie2; /* Used for BCMA_HOSTTYPE_PCI only */
  310. struct pci_dev *host_pci; /* PCI bus pointer (BCMA_HOSTTYPE_PCI only) */
  311. struct bcma_chipinfo chipinfo;
  312. struct bcma_boardinfo boardinfo;
  313. struct bcma_device *mapped_core;
  314. struct list_head cores;
  315. u8 nr_cores;
  316. u8 num;
  317. struct bcma_drv_cc drv_cc;
  318. struct bcma_drv_cc_b drv_cc_b;
  319. struct bcma_drv_pci drv_pci[2];
  320. struct bcma_drv_pcie2 drv_pcie2;
  321. struct bcma_drv_mips drv_mips;
  322. struct bcma_drv_gmac_cmn drv_gmac_cmn;
  323. /* We decided to share SPROM struct with SSB as long as we do not need
  324. * any hacks for BCMA. This simplifies drivers code. */
  325. struct ssb_sprom sprom;
  326. };
  327. static inline u32 bcma_read8(struct bcma_device *core, u16 offset)
  328. {
  329. return core->bus->ops->read8(core, offset);
  330. }
  331. static inline u32 bcma_read16(struct bcma_device *core, u16 offset)
  332. {
  333. return core->bus->ops->read16(core, offset);
  334. }
  335. static inline u32 bcma_read32(struct bcma_device *core, u16 offset)
  336. {
  337. return core->bus->ops->read32(core, offset);
  338. }
  339. static inline
  340. void bcma_write8(struct bcma_device *core, u16 offset, u32 value)
  341. {
  342. core->bus->ops->write8(core, offset, value);
  343. }
  344. static inline
  345. void bcma_write16(struct bcma_device *core, u16 offset, u32 value)
  346. {
  347. core->bus->ops->write16(core, offset, value);
  348. }
  349. static inline
  350. void bcma_write32(struct bcma_device *core, u16 offset, u32 value)
  351. {
  352. core->bus->ops->write32(core, offset, value);
  353. }
  354. #ifdef CONFIG_BCMA_BLOCKIO
  355. static inline void bcma_block_read(struct bcma_device *core, void *buffer,
  356. size_t count, u16 offset, u8 reg_width)
  357. {
  358. core->bus->ops->block_read(core, buffer, count, offset, reg_width);
  359. }
  360. static inline void bcma_block_write(struct bcma_device *core,
  361. const void *buffer, size_t count,
  362. u16 offset, u8 reg_width)
  363. {
  364. core->bus->ops->block_write(core, buffer, count, offset, reg_width);
  365. }
  366. #endif
  367. static inline u32 bcma_aread32(struct bcma_device *core, u16 offset)
  368. {
  369. return core->bus->ops->aread32(core, offset);
  370. }
  371. static inline
  372. void bcma_awrite32(struct bcma_device *core, u16 offset, u32 value)
  373. {
  374. core->bus->ops->awrite32(core, offset, value);
  375. }
  376. static inline void bcma_mask32(struct bcma_device *cc, u16 offset, u32 mask)
  377. {
  378. bcma_write32(cc, offset, bcma_read32(cc, offset) & mask);
  379. }
  380. static inline void bcma_set32(struct bcma_device *cc, u16 offset, u32 set)
  381. {
  382. bcma_write32(cc, offset, bcma_read32(cc, offset) | set);
  383. }
  384. static inline void bcma_maskset32(struct bcma_device *cc,
  385. u16 offset, u32 mask, u32 set)
  386. {
  387. bcma_write32(cc, offset, (bcma_read32(cc, offset) & mask) | set);
  388. }
  389. static inline void bcma_mask16(struct bcma_device *cc, u16 offset, u16 mask)
  390. {
  391. bcma_write16(cc, offset, bcma_read16(cc, offset) & mask);
  392. }
  393. static inline void bcma_set16(struct bcma_device *cc, u16 offset, u16 set)
  394. {
  395. bcma_write16(cc, offset, bcma_read16(cc, offset) | set);
  396. }
  397. static inline void bcma_maskset16(struct bcma_device *cc,
  398. u16 offset, u16 mask, u16 set)
  399. {
  400. bcma_write16(cc, offset, (bcma_read16(cc, offset) & mask) | set);
  401. }
  402. extern struct bcma_device *bcma_find_core_unit(struct bcma_bus *bus, u16 coreid,
  403. u8 unit);
  404. static inline struct bcma_device *bcma_find_core(struct bcma_bus *bus,
  405. u16 coreid)
  406. {
  407. return bcma_find_core_unit(bus, coreid, 0);
  408. }
  409. #ifdef CONFIG_BCMA_HOST_PCI
  410. extern void bcma_host_pci_up(struct bcma_bus *bus);
  411. extern void bcma_host_pci_down(struct bcma_bus *bus);
  412. extern int bcma_host_pci_irq_ctl(struct bcma_bus *bus,
  413. struct bcma_device *core, bool enable);
  414. #else
  415. static inline void bcma_host_pci_up(struct bcma_bus *bus)
  416. {
  417. }
  418. static inline void bcma_host_pci_down(struct bcma_bus *bus)
  419. {
  420. }
  421. static inline int bcma_host_pci_irq_ctl(struct bcma_bus *bus,
  422. struct bcma_device *core, bool enable)
  423. {
  424. if (bus->hosttype == BCMA_HOSTTYPE_PCI)
  425. return -ENOTSUPP;
  426. return 0;
  427. }
  428. #endif
  429. extern bool bcma_core_is_enabled(struct bcma_device *core);
  430. extern void bcma_core_disable(struct bcma_device *core, u32 flags);
  431. extern int bcma_core_enable(struct bcma_device *core, u32 flags);
  432. extern void bcma_core_set_clockmode(struct bcma_device *core,
  433. enum bcma_clkmode clkmode);
  434. extern void bcma_core_pll_ctl(struct bcma_device *core, u32 req, u32 status,
  435. bool on);
  436. extern u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset);
  437. #define BCMA_DMA_TRANSLATION_MASK 0xC0000000
  438. #define BCMA_DMA_TRANSLATION_NONE 0x00000000
  439. #define BCMA_DMA_TRANSLATION_DMA32_CMT 0x40000000 /* Client Mode Translation for 32-bit DMA */
  440. #define BCMA_DMA_TRANSLATION_DMA64_CMT 0x80000000 /* Client Mode Translation for 64-bit DMA */
  441. extern u32 bcma_core_dma_translation(struct bcma_device *core);
  442. extern unsigned int bcma_core_irq(struct bcma_device *core, int num);
  443. #endif /* LINUX_BCMA_H_ */