rv1108-cru.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
  4. * Author: Shawn Lin <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H
  7. #define _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H
  8. /* pll id */
  9. #define PLL_APLL 0
  10. #define PLL_DPLL 1
  11. #define PLL_GPLL 2
  12. #define ARMCLK 3
  13. /* sclk gates (special clocks) */
  14. #define SCLK_SPI0 65
  15. #define SCLK_NANDC 67
  16. #define SCLK_SDMMC 68
  17. #define SCLK_SDIO 69
  18. #define SCLK_EMMC 71
  19. #define SCLK_UART0 72
  20. #define SCLK_UART1 73
  21. #define SCLK_UART2 74
  22. #define SCLK_I2S0 75
  23. #define SCLK_I2S1 76
  24. #define SCLK_I2S2 77
  25. #define SCLK_TIMER0 78
  26. #define SCLK_TIMER1 79
  27. #define SCLK_SFC 80
  28. #define SCLK_SDMMC_DRV 81
  29. #define SCLK_SDIO_DRV 82
  30. #define SCLK_EMMC_DRV 83
  31. #define SCLK_SDMMC_SAMPLE 84
  32. #define SCLK_SDIO_SAMPLE 85
  33. #define SCLK_EMMC_SAMPLE 86
  34. #define SCLK_VENC_CORE 87
  35. #define SCLK_HEVC_CORE 88
  36. #define SCLK_HEVC_CABAC 89
  37. #define SCLK_PWM0_PMU 90
  38. #define SCLK_I2C0_PMU 91
  39. #define SCLK_WIFI 92
  40. #define SCLK_CIFOUT 93
  41. #define SCLK_MIPI_CSI_OUT 94
  42. #define SCLK_CIF0 95
  43. #define SCLK_CIF1 96
  44. #define SCLK_CIF2 97
  45. #define SCLK_CIF3 98
  46. #define SCLK_DSP 99
  47. #define SCLK_DSP_IOP 100
  48. #define SCLK_DSP_EPP 101
  49. #define SCLK_DSP_EDP 102
  50. #define SCLK_DSP_EDAP 103
  51. #define SCLK_CVBS_HOST 104
  52. #define SCLK_HDMI_SFR 105
  53. #define SCLK_HDMI_CEC 106
  54. #define SCLK_CRYPTO 107
  55. #define SCLK_SPI 108
  56. #define SCLK_SARADC 109
  57. #define SCLK_TSADC 110
  58. #define SCLK_MAC_PRE 111
  59. #define SCLK_MAC 112
  60. #define SCLK_MAC_RX 113
  61. #define SCLK_MAC_REF 114
  62. #define SCLK_MAC_REFOUT 115
  63. #define SCLK_DSP_PFM 116
  64. #define SCLK_RGA 117
  65. #define SCLK_I2C1 118
  66. #define SCLK_I2C2 119
  67. #define SCLK_I2C3 120
  68. #define SCLK_PWM 121
  69. #define SCLK_ISP 122
  70. #define SCLK_USBPHY 123
  71. #define SCLK_I2S0_SRC 124
  72. #define SCLK_I2S1_SRC 125
  73. #define SCLK_I2S2_SRC 126
  74. #define SCLK_UART0_SRC 127
  75. #define SCLK_UART1_SRC 128
  76. #define SCLK_UART2_SRC 129
  77. #define DCLK_VOP_SRC 185
  78. #define DCLK_HDMIPHY 186
  79. #define DCLK_VOP 187
  80. /* aclk gates */
  81. #define ACLK_DMAC 192
  82. #define ACLK_PRE 193
  83. #define ACLK_CORE 194
  84. #define ACLK_ENMCORE 195
  85. #define ACLK_RKVENC 196
  86. #define ACLK_RKVDEC 197
  87. #define ACLK_VPU 198
  88. #define ACLK_CIF0 199
  89. #define ACLK_VIO0 200
  90. #define ACLK_VIO1 201
  91. #define ACLK_VOP 202
  92. #define ACLK_IEP 203
  93. #define ACLK_RGA 204
  94. #define ACLK_ISP 205
  95. #define ACLK_CIF1 206
  96. #define ACLK_CIF2 207
  97. #define ACLK_CIF3 208
  98. #define ACLK_PERI 209
  99. #define ACLK_GMAC 210
  100. /* pclk gates */
  101. #define PCLK_GPIO1 256
  102. #define PCLK_GPIO2 257
  103. #define PCLK_GPIO3 258
  104. #define PCLK_GRF 259
  105. #define PCLK_I2C1 260
  106. #define PCLK_I2C2 261
  107. #define PCLK_I2C3 262
  108. #define PCLK_SPI 263
  109. #define PCLK_SFC 264
  110. #define PCLK_UART0 265
  111. #define PCLK_UART1 266
  112. #define PCLK_UART2 267
  113. #define PCLK_TSADC 268
  114. #define PCLK_PWM 269
  115. #define PCLK_TIMER 270
  116. #define PCLK_PERI 271
  117. #define PCLK_GPIO0_PMU 272
  118. #define PCLK_I2C0_PMU 273
  119. #define PCLK_PWM0_PMU 274
  120. #define PCLK_ISP 275
  121. #define PCLK_VIO 276
  122. #define PCLK_MIPI_DSI 277
  123. #define PCLK_HDMI_CTRL 278
  124. #define PCLK_SARADC 279
  125. #define PCLK_DSP_CFG 280
  126. #define PCLK_BUS 281
  127. #define PCLK_EFUSE0 282
  128. #define PCLK_EFUSE1 283
  129. #define PCLK_WDT 284
  130. #define PCLK_GMAC 285
  131. /* hclk gates */
  132. #define HCLK_I2S0_8CH 320
  133. #define HCLK_I2S1_2CH 321
  134. #define HCLK_I2S2_2CH 322
  135. #define HCLK_NANDC 323
  136. #define HCLK_SDMMC 324
  137. #define HCLK_SDIO 325
  138. #define HCLK_EMMC 326
  139. #define HCLK_PERI 327
  140. #define HCLK_SFC 328
  141. #define HCLK_RKVENC 329
  142. #define HCLK_RKVDEC 330
  143. #define HCLK_CIF0 331
  144. #define HCLK_VIO 332
  145. #define HCLK_VOP 333
  146. #define HCLK_IEP 334
  147. #define HCLK_RGA 335
  148. #define HCLK_ISP 336
  149. #define HCLK_CRYPTO_MST 337
  150. #define HCLK_CRYPTO_SLV 338
  151. #define HCLK_HOST0 339
  152. #define HCLK_OTG 340
  153. #define HCLK_CIF1 341
  154. #define HCLK_CIF2 342
  155. #define HCLK_CIF3 343
  156. #define HCLK_BUS 344
  157. #define HCLK_VPU 345
  158. #define CLK_NR_CLKS (HCLK_VPU + 1)
  159. /* reset id */
  160. #define SRST_CORE_PO_AD 0
  161. #define SRST_CORE_AD 1
  162. #define SRST_L2_AD 2
  163. #define SRST_CPU_NIU_AD 3
  164. #define SRST_CORE_PO 4
  165. #define SRST_CORE 5
  166. #define SRST_L2 6
  167. #define SRST_CORE_DBG 8
  168. #define PRST_DBG 9
  169. #define RST_DAP 10
  170. #define PRST_DBG_NIU 11
  171. #define ARST_STRC_SYS_AD 15
  172. #define SRST_DDRPHY_CLKDIV 16
  173. #define SRST_DDRPHY 17
  174. #define PRST_DDRPHY 18
  175. #define PRST_HDMIPHY 19
  176. #define PRST_VDACPHY 20
  177. #define PRST_VADCPHY 21
  178. #define PRST_MIPI_CSI_PHY 22
  179. #define PRST_MIPI_DSI_PHY 23
  180. #define PRST_ACODEC 24
  181. #define ARST_BUS_NIU 25
  182. #define PRST_TOP_NIU 26
  183. #define ARST_INTMEM 27
  184. #define HRST_ROM 28
  185. #define ARST_DMAC 29
  186. #define SRST_MSCH_NIU 30
  187. #define PRST_MSCH_NIU 31
  188. #define PRST_DDRUPCTL 32
  189. #define NRST_DDRUPCTL 33
  190. #define PRST_DDRMON 34
  191. #define HRST_I2S0_8CH 35
  192. #define MRST_I2S0_8CH 36
  193. #define HRST_I2S1_2CH 37
  194. #define MRST_IS21_2CH 38
  195. #define HRST_I2S2_2CH 39
  196. #define MRST_I2S2_2CH 40
  197. #define HRST_CRYPTO 41
  198. #define SRST_CRYPTO 42
  199. #define PRST_SPI 43
  200. #define SRST_SPI 44
  201. #define PRST_UART0 45
  202. #define PRST_UART1 46
  203. #define PRST_UART2 47
  204. #define SRST_UART0 48
  205. #define SRST_UART1 49
  206. #define SRST_UART2 50
  207. #define PRST_I2C1 51
  208. #define PRST_I2C2 52
  209. #define PRST_I2C3 53
  210. #define SRST_I2C1 54
  211. #define SRST_I2C2 55
  212. #define SRST_I2C3 56
  213. #define PRST_PWM1 58
  214. #define SRST_PWM1 60
  215. #define PRST_WDT 61
  216. #define PRST_GPIO1 62
  217. #define PRST_GPIO2 63
  218. #define PRST_GPIO3 64
  219. #define PRST_GRF 65
  220. #define PRST_EFUSE 66
  221. #define PRST_EFUSE512 67
  222. #define PRST_TIMER0 68
  223. #define SRST_TIMER0 69
  224. #define SRST_TIMER1 70
  225. #define PRST_TSADC 71
  226. #define SRST_TSADC 72
  227. #define PRST_SARADC 73
  228. #define SRST_SARADC 74
  229. #define HRST_SYSBUS 75
  230. #define PRST_USBGRF 76
  231. #define ARST_PERIPH_NIU 80
  232. #define HRST_PERIPH_NIU 81
  233. #define PRST_PERIPH_NIU 82
  234. #define HRST_PERIPH 83
  235. #define HRST_SDMMC 84
  236. #define HRST_SDIO 85
  237. #define HRST_EMMC 86
  238. #define HRST_NANDC 87
  239. #define NRST_NANDC 88
  240. #define HRST_SFC 89
  241. #define SRST_SFC 90
  242. #define ARST_GMAC 91
  243. #define HRST_OTG 92
  244. #define SRST_OTG 93
  245. #define SRST_OTG_ADP 94
  246. #define HRST_HOST0 95
  247. #define HRST_HOST0_AUX 96
  248. #define HRST_HOST0_ARB 97
  249. #define SRST_HOST0_EHCIPHY 98
  250. #define SRST_HOST0_UTMI 99
  251. #define SRST_USBPOR 100
  252. #define SRST_UTMI0 101
  253. #define SRST_UTMI1 102
  254. #define ARST_VIO0_NIU 102
  255. #define ARST_VIO1_NIU 103
  256. #define HRST_VIO_NIU 104
  257. #define PRST_VIO_NIU 105
  258. #define ARST_VOP 106
  259. #define HRST_VOP 107
  260. #define DRST_VOP 108
  261. #define ARST_IEP 109
  262. #define HRST_IEP 110
  263. #define ARST_RGA 111
  264. #define HRST_RGA 112
  265. #define SRST_RGA 113
  266. #define PRST_CVBS 114
  267. #define PRST_HDMI 115
  268. #define SRST_HDMI 116
  269. #define PRST_MIPI_DSI 117
  270. #define ARST_ISP_NIU 118
  271. #define HRST_ISP_NIU 119
  272. #define HRST_ISP 120
  273. #define SRST_ISP 121
  274. #define ARST_VIP0 122
  275. #define HRST_VIP0 123
  276. #define PRST_VIP0 124
  277. #define ARST_VIP1 125
  278. #define HRST_VIP1 126
  279. #define PRST_VIP1 127
  280. #define ARST_VIP2 128
  281. #define HRST_VIP2 129
  282. #define PRST_VIP2 120
  283. #define ARST_VIP3 121
  284. #define HRST_VIP3 122
  285. #define PRST_VIP4 123
  286. #define PRST_CIF1TO4 124
  287. #define SRST_CVBS_CLK 125
  288. #define HRST_CVBS 126
  289. #define ARST_VPU_NIU 140
  290. #define HRST_VPU_NIU 141
  291. #define ARST_VPU 142
  292. #define HRST_VPU 143
  293. #define ARST_RKVDEC_NIU 144
  294. #define HRST_RKVDEC_NIU 145
  295. #define ARST_RKVDEC 146
  296. #define HRST_RKVDEC 147
  297. #define SRST_RKVDEC_CABAC 148
  298. #define SRST_RKVDEC_CORE 149
  299. #define ARST_RKVENC_NIU 150
  300. #define HRST_RKVENC_NIU 151
  301. #define ARST_RKVENC 152
  302. #define HRST_RKVENC 153
  303. #define SRST_RKVENC_CORE 154
  304. #define SRST_DSP_CORE 156
  305. #define SRST_DSP_SYS 157
  306. #define SRST_DSP_GLOBAL 158
  307. #define SRST_DSP_OECM 159
  308. #define PRST_DSP_IOP_NIU 160
  309. #define ARST_DSP_EPP_NIU 161
  310. #define ARST_DSP_EDP_NIU 162
  311. #define PRST_DSP_DBG_NIU 163
  312. #define PRST_DSP_CFG_NIU 164
  313. #define PRST_DSP_GRF 165
  314. #define PRST_DSP_MAILBOX 166
  315. #define PRST_DSP_INTC 167
  316. #define PRST_DSP_PFM_MON 169
  317. #define SRST_DSP_PFM_MON 170
  318. #define ARST_DSP_EDAP_NIU 171
  319. #define SRST_PMU 172
  320. #define SRST_PMU_I2C0 173
  321. #define PRST_PMU_I2C0 174
  322. #define PRST_PMU_GPIO0 175
  323. #define PRST_PMU_INTMEM 176
  324. #define PRST_PMU_PWM0 177
  325. #define SRST_PMU_PWM0 178
  326. #define PRST_PMU_GRF 179
  327. #define SRST_PMU_NIU 180
  328. #define SRST_PMU_PVTM 181
  329. #define ARST_DSP_EDP_PERF 184
  330. #define ARST_DSP_EPP_PERF 185
  331. #endif /* _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H */