r9a07g044-cpg.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2. *
  3. * Copyright (C) 2021 Renesas Electronics Corp.
  4. */
  5. #ifndef __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
  6. #define __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
  7. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  8. /* R9A07G044 CPG Core Clocks */
  9. #define R9A07G044_CLK_I 0
  10. #define R9A07G044_CLK_I2 1
  11. #define R9A07G044_CLK_G 2
  12. #define R9A07G044_CLK_S0 3
  13. #define R9A07G044_CLK_S1 4
  14. #define R9A07G044_CLK_SPI0 5
  15. #define R9A07G044_CLK_SPI1 6
  16. #define R9A07G044_CLK_SD0 7
  17. #define R9A07G044_CLK_SD1 8
  18. #define R9A07G044_CLK_M0 9
  19. #define R9A07G044_CLK_M1 10
  20. #define R9A07G044_CLK_M2 11
  21. #define R9A07G044_CLK_M3 12
  22. #define R9A07G044_CLK_M4 13
  23. #define R9A07G044_CLK_HP 14
  24. #define R9A07G044_CLK_TSU 15
  25. #define R9A07G044_CLK_ZT 16
  26. #define R9A07G044_CLK_P0 17
  27. #define R9A07G044_CLK_P1 18
  28. #define R9A07G044_CLK_P2 19
  29. #define R9A07G044_CLK_AT 20
  30. #define R9A07G044_OSCCLK 21
  31. #define R9A07G044_CLK_P0_DIV2 22
  32. /* R9A07G044 Module Clocks */
  33. #define R9A07G044_CA55_SCLK 0
  34. #define R9A07G044_CA55_PCLK 1
  35. #define R9A07G044_CA55_ATCLK 2
  36. #define R9A07G044_CA55_GICCLK 3
  37. #define R9A07G044_CA55_PERICLK 4
  38. #define R9A07G044_CA55_ACLK 5
  39. #define R9A07G044_CA55_TSCLK 6
  40. #define R9A07G044_GIC600_GICCLK 7
  41. #define R9A07G044_IA55_CLK 8
  42. #define R9A07G044_IA55_PCLK 9
  43. #define R9A07G044_MHU_PCLK 10
  44. #define R9A07G044_SYC_CNT_CLK 11
  45. #define R9A07G044_DMAC_ACLK 12
  46. #define R9A07G044_DMAC_PCLK 13
  47. #define R9A07G044_OSTM0_PCLK 14
  48. #define R9A07G044_OSTM1_PCLK 15
  49. #define R9A07G044_OSTM2_PCLK 16
  50. #define R9A07G044_MTU_X_MCK_MTU3 17
  51. #define R9A07G044_POE3_CLKM_POE 18
  52. #define R9A07G044_GPT_PCLK 19
  53. #define R9A07G044_POEG_A_CLKP 20
  54. #define R9A07G044_POEG_B_CLKP 21
  55. #define R9A07G044_POEG_C_CLKP 22
  56. #define R9A07G044_POEG_D_CLKP 23
  57. #define R9A07G044_WDT0_PCLK 24
  58. #define R9A07G044_WDT0_CLK 25
  59. #define R9A07G044_WDT1_PCLK 26
  60. #define R9A07G044_WDT1_CLK 27
  61. #define R9A07G044_WDT2_PCLK 28
  62. #define R9A07G044_WDT2_CLK 29
  63. #define R9A07G044_SPI_CLK2 30
  64. #define R9A07G044_SPI_CLK 31
  65. #define R9A07G044_SDHI0_IMCLK 32
  66. #define R9A07G044_SDHI0_IMCLK2 33
  67. #define R9A07G044_SDHI0_CLK_HS 34
  68. #define R9A07G044_SDHI0_ACLK 35
  69. #define R9A07G044_SDHI1_IMCLK 36
  70. #define R9A07G044_SDHI1_IMCLK2 37
  71. #define R9A07G044_SDHI1_CLK_HS 38
  72. #define R9A07G044_SDHI1_ACLK 39
  73. #define R9A07G044_GPU_CLK 40
  74. #define R9A07G044_GPU_AXI_CLK 41
  75. #define R9A07G044_GPU_ACE_CLK 42
  76. #define R9A07G044_ISU_ACLK 43
  77. #define R9A07G044_ISU_PCLK 44
  78. #define R9A07G044_H264_CLK_A 45
  79. #define R9A07G044_H264_CLK_P 46
  80. #define R9A07G044_CRU_SYSCLK 47
  81. #define R9A07G044_CRU_VCLK 48
  82. #define R9A07G044_CRU_PCLK 49
  83. #define R9A07G044_CRU_ACLK 50
  84. #define R9A07G044_MIPI_DSI_PLLCLK 51
  85. #define R9A07G044_MIPI_DSI_SYSCLK 52
  86. #define R9A07G044_MIPI_DSI_ACLK 53
  87. #define R9A07G044_MIPI_DSI_PCLK 54
  88. #define R9A07G044_MIPI_DSI_VCLK 55
  89. #define R9A07G044_MIPI_DSI_LPCLK 56
  90. #define R9A07G044_LCDC_CLK_A 57
  91. #define R9A07G044_LCDC_CLK_P 58
  92. #define R9A07G044_LCDC_CLK_D 59
  93. #define R9A07G044_SSI0_PCLK2 60
  94. #define R9A07G044_SSI0_PCLK_SFR 61
  95. #define R9A07G044_SSI1_PCLK2 62
  96. #define R9A07G044_SSI1_PCLK_SFR 63
  97. #define R9A07G044_SSI2_PCLK2 64
  98. #define R9A07G044_SSI2_PCLK_SFR 65
  99. #define R9A07G044_SSI3_PCLK2 66
  100. #define R9A07G044_SSI3_PCLK_SFR 67
  101. #define R9A07G044_SRC_CLKP 68
  102. #define R9A07G044_USB_U2H0_HCLK 69
  103. #define R9A07G044_USB_U2H1_HCLK 70
  104. #define R9A07G044_USB_U2P_EXR_CPUCLK 71
  105. #define R9A07G044_USB_PCLK 72
  106. #define R9A07G044_ETH0_CLK_AXI 73
  107. #define R9A07G044_ETH0_CLK_CHI 74
  108. #define R9A07G044_ETH1_CLK_AXI 75
  109. #define R9A07G044_ETH1_CLK_CHI 76
  110. #define R9A07G044_I2C0_PCLK 77
  111. #define R9A07G044_I2C1_PCLK 78
  112. #define R9A07G044_I2C2_PCLK 79
  113. #define R9A07G044_I2C3_PCLK 80
  114. #define R9A07G044_SCIF0_CLK_PCK 81
  115. #define R9A07G044_SCIF1_CLK_PCK 82
  116. #define R9A07G044_SCIF2_CLK_PCK 83
  117. #define R9A07G044_SCIF3_CLK_PCK 84
  118. #define R9A07G044_SCIF4_CLK_PCK 85
  119. #define R9A07G044_SCI0_CLKP 86
  120. #define R9A07G044_SCI1_CLKP 87
  121. #define R9A07G044_IRDA_CLKP 88
  122. #define R9A07G044_RSPI0_CLKB 89
  123. #define R9A07G044_RSPI1_CLKB 90
  124. #define R9A07G044_RSPI2_CLKB 91
  125. #define R9A07G044_CANFD_PCLK 92
  126. #define R9A07G044_GPIO_HCLK 93
  127. #define R9A07G044_ADC_ADCLK 94
  128. #define R9A07G044_ADC_PCLK 95
  129. #define R9A07G044_TSU_PCLK 96
  130. /* R9A07G044 Resets */
  131. #define R9A07G044_CA55_RST_1_0 0
  132. #define R9A07G044_CA55_RST_1_1 1
  133. #define R9A07G044_CA55_RST_3_0 2
  134. #define R9A07G044_CA55_RST_3_1 3
  135. #define R9A07G044_CA55_RST_4 4
  136. #define R9A07G044_CA55_RST_5 5
  137. #define R9A07G044_CA55_RST_6 6
  138. #define R9A07G044_CA55_RST_7 7
  139. #define R9A07G044_CA55_RST_8 8
  140. #define R9A07G044_CA55_RST_9 9
  141. #define R9A07G044_CA55_RST_10 10
  142. #define R9A07G044_CA55_RST_11 11
  143. #define R9A07G044_CA55_RST_12 12
  144. #define R9A07G044_GIC600_GICRESET_N 13
  145. #define R9A07G044_GIC600_DBG_GICRESET_N 14
  146. #define R9A07G044_IA55_RESETN 15
  147. #define R9A07G044_MHU_RESETN 16
  148. #define R9A07G044_DMAC_ARESETN 17
  149. #define R9A07G044_DMAC_RST_ASYNC 18
  150. #define R9A07G044_SYC_RESETN 19
  151. #define R9A07G044_OSTM0_PRESETZ 20
  152. #define R9A07G044_OSTM1_PRESETZ 21
  153. #define R9A07G044_OSTM2_PRESETZ 22
  154. #define R9A07G044_MTU_X_PRESET_MTU3 23
  155. #define R9A07G044_POE3_RST_M_REG 24
  156. #define R9A07G044_GPT_RST_C 25
  157. #define R9A07G044_POEG_A_RST 26
  158. #define R9A07G044_POEG_B_RST 27
  159. #define R9A07G044_POEG_C_RST 28
  160. #define R9A07G044_POEG_D_RST 29
  161. #define R9A07G044_WDT0_PRESETN 30
  162. #define R9A07G044_WDT1_PRESETN 31
  163. #define R9A07G044_WDT2_PRESETN 32
  164. #define R9A07G044_SPI_RST 33
  165. #define R9A07G044_SDHI0_IXRST 34
  166. #define R9A07G044_SDHI1_IXRST 35
  167. #define R9A07G044_GPU_RESETN 36
  168. #define R9A07G044_GPU_AXI_RESETN 37
  169. #define R9A07G044_GPU_ACE_RESETN 38
  170. #define R9A07G044_ISU_ARESETN 39
  171. #define R9A07G044_ISU_PRESETN 40
  172. #define R9A07G044_H264_X_RESET_VCP 41
  173. #define R9A07G044_H264_CP_PRESET_P 42
  174. #define R9A07G044_CRU_CMN_RSTB 43
  175. #define R9A07G044_CRU_PRESETN 44
  176. #define R9A07G044_CRU_ARESETN 45
  177. #define R9A07G044_MIPI_DSI_CMN_RSTB 46
  178. #define R9A07G044_MIPI_DSI_ARESET_N 47
  179. #define R9A07G044_MIPI_DSI_PRESET_N 48
  180. #define R9A07G044_LCDC_RESET_N 49
  181. #define R9A07G044_SSI0_RST_M2_REG 50
  182. #define R9A07G044_SSI1_RST_M2_REG 51
  183. #define R9A07G044_SSI2_RST_M2_REG 52
  184. #define R9A07G044_SSI3_RST_M2_REG 53
  185. #define R9A07G044_SRC_RST 54
  186. #define R9A07G044_USB_U2H0_HRESETN 55
  187. #define R9A07G044_USB_U2H1_HRESETN 56
  188. #define R9A07G044_USB_U2P_EXL_SYSRST 57
  189. #define R9A07G044_USB_PRESETN 58
  190. #define R9A07G044_ETH0_RST_HW_N 59
  191. #define R9A07G044_ETH1_RST_HW_N 60
  192. #define R9A07G044_I2C0_MRST 61
  193. #define R9A07G044_I2C1_MRST 62
  194. #define R9A07G044_I2C2_MRST 63
  195. #define R9A07G044_I2C3_MRST 64
  196. #define R9A07G044_SCIF0_RST_SYSTEM_N 65
  197. #define R9A07G044_SCIF1_RST_SYSTEM_N 66
  198. #define R9A07G044_SCIF2_RST_SYSTEM_N 67
  199. #define R9A07G044_SCIF3_RST_SYSTEM_N 68
  200. #define R9A07G044_SCIF4_RST_SYSTEM_N 69
  201. #define R9A07G044_SCI0_RST 70
  202. #define R9A07G044_SCI1_RST 71
  203. #define R9A07G044_IRDA_RST 72
  204. #define R9A07G044_RSPI0_RST 73
  205. #define R9A07G044_RSPI1_RST 74
  206. #define R9A07G044_RSPI2_RST 75
  207. #define R9A07G044_CANFD_RSTP_N 76
  208. #define R9A07G044_CANFD_RSTC_N 77
  209. #define R9A07G044_GPIO_RSTN 78
  210. #define R9A07G044_GPIO_PORT_RESETN 79
  211. #define R9A07G044_GPIO_SPARE_RESETN 80
  212. #define R9A07G044_ADC_PRESETN 81
  213. #define R9A07G044_ADC_ADRST_N 82
  214. #define R9A07G044_TSU_PRESETN 83
  215. #endif /* __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ */