qcom,dispcc-monaco_auto.h 3.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_MONACO_AUTO_H
  6. #define _DT_BINDINGS_CLK_QCOM_DISP_CC_MONACO_AUTO_H
  7. /* DISP_CC clocks */
  8. #define DISP_CC_PLL0 0
  9. #define DISP_CC_PLL1 1
  10. #define DISP_CC_MDSS_AHB1_CLK 2
  11. #define DISP_CC_MDSS_AHB_CLK 3
  12. #define DISP_CC_MDSS_AHB_CLK_SRC 4
  13. #define DISP_CC_MDSS_BYTE0_CLK 5
  14. #define DISP_CC_MDSS_BYTE0_CLK_SRC 6
  15. #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 7
  16. #define DISP_CC_MDSS_BYTE0_INTF_CLK 8
  17. #define DISP_CC_MDSS_BYTE1_CLK 9
  18. #define DISP_CC_MDSS_BYTE1_CLK_SRC 10
  19. #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC 11
  20. #define DISP_CC_MDSS_BYTE1_INTF_CLK 12
  21. #define DISP_CC_MDSS_DPTX0_AUX_CLK 13
  22. #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC 14
  23. #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK 15
  24. #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK_SRC 16
  25. #define DISP_CC_MDSS_DPTX0_LINK_CLK 17
  26. #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC 18
  27. #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC 19
  28. #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK 20
  29. #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK 21
  30. #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC 22
  31. #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK 23
  32. #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC 24
  33. #define DISP_CC_MDSS_DPTX0_PIXEL2_CLK 25
  34. #define DISP_CC_MDSS_DPTX0_PIXEL2_CLK_SRC 26
  35. #define DISP_CC_MDSS_DPTX0_PIXEL3_CLK 27
  36. #define DISP_CC_MDSS_DPTX0_PIXEL3_CLK_SRC 28
  37. #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK 29
  38. #define DISP_CC_MDSS_DPTX1_AUX_CLK 30
  39. #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC 31
  40. #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK 32
  41. #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK_SRC 33
  42. #define DISP_CC_MDSS_DPTX1_LINK_CLK 34
  43. #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC 35
  44. #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC 36
  45. #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK 37
  46. #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK 38
  47. #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC 39
  48. #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK 40
  49. #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC 41
  50. #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK 42
  51. #define DISP_CC_MDSS_ESC0_CLK 43
  52. #define DISP_CC_MDSS_ESC0_CLK_SRC 44
  53. #define DISP_CC_MDSS_ESC1_CLK 45
  54. #define DISP_CC_MDSS_ESC1_CLK_SRC 46
  55. #define DISP_CC_MDSS_MDP1_CLK 47
  56. #define DISP_CC_MDSS_MDP_CLK 48
  57. #define DISP_CC_MDSS_MDP_CLK_SRC 49
  58. #define DISP_CC_MDSS_MDP_LUT1_CLK 50
  59. #define DISP_CC_MDSS_MDP_LUT_CLK 51
  60. #define DISP_CC_MDSS_NON_GDSC_AHB_CLK 52
  61. #define DISP_CC_MDSS_PCLK0_CLK 53
  62. #define DISP_CC_MDSS_PCLK0_CLK_SRC 54
  63. #define DISP_CC_MDSS_PLL_LOCK_MONITOR_CLK 55
  64. #define DISP_CC_MDSS_PCLK1_CLK 56
  65. #define DISP_CC_MDSS_PCLK1_CLK_SRC 57
  66. #define DISP_CC_MDSS_RSCC_AHB_CLK 58
  67. #define DISP_CC_MDSS_RSCC_VSYNC_CLK 59
  68. #define DISP_CC_MDSS_VSYNC1_CLK 60
  69. #define DISP_CC_MDSS_VSYNC_CLK 61
  70. #define DISP_CC_MDSS_VSYNC_CLK_SRC 62
  71. #define DISP_CC_SLEEP_CLK 63
  72. #define DISP_CC_SLEEP_CLK_SRC 64
  73. #define DISP_CC_XO_CLK 65
  74. #define DISP_CC_XO_CLK_SRC 66
  75. /* DISP_CC power domains */
  76. #define DISP_CC_MDSS_CORE_GDSC 0
  77. #define DISP_CC_MDSS_CORE_INT2_GDSC 1
  78. /* DISP_CC resets */
  79. #define DISP_CC_MDSS_CORE_BCR 0
  80. #define DISP_CC_MDSS_RSCC_BCR 1
  81. #endif