mt8516-clk.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. * Copyright (c) 2019 BayLibre, SAS.
  5. * Author: James Liao <[email protected]>
  6. */
  7. #ifndef _DT_BINDINGS_CLK_MT8516_H
  8. #define _DT_BINDINGS_CLK_MT8516_H
  9. /* APMIXEDSYS */
  10. #define CLK_APMIXED_ARMPLL 0
  11. #define CLK_APMIXED_MAINPLL 1
  12. #define CLK_APMIXED_UNIVPLL 2
  13. #define CLK_APMIXED_MMPLL 3
  14. #define CLK_APMIXED_APLL1 4
  15. #define CLK_APMIXED_APLL2 5
  16. #define CLK_APMIXED_NR_CLK 6
  17. /* INFRACFG */
  18. #define CLK_IFR_MUX1_SEL 0
  19. #define CLK_IFR_ETH_25M_SEL 1
  20. #define CLK_IFR_I2C0_SEL 2
  21. #define CLK_IFR_I2C1_SEL 3
  22. #define CLK_IFR_I2C2_SEL 4
  23. #define CLK_IFR_NR_CLK 5
  24. /* TOPCKGEN */
  25. #define CLK_TOP_CLK_NULL 0
  26. #define CLK_TOP_I2S_INFRA_BCK 1
  27. #define CLK_TOP_MEMPLL 2
  28. #define CLK_TOP_DMPLL 3
  29. #define CLK_TOP_MAINPLL_D2 4
  30. #define CLK_TOP_MAINPLL_D4 5
  31. #define CLK_TOP_MAINPLL_D8 6
  32. #define CLK_TOP_MAINPLL_D16 7
  33. #define CLK_TOP_MAINPLL_D11 8
  34. #define CLK_TOP_MAINPLL_D22 9
  35. #define CLK_TOP_MAINPLL_D3 10
  36. #define CLK_TOP_MAINPLL_D6 11
  37. #define CLK_TOP_MAINPLL_D12 12
  38. #define CLK_TOP_MAINPLL_D5 13
  39. #define CLK_TOP_MAINPLL_D10 14
  40. #define CLK_TOP_MAINPLL_D20 15
  41. #define CLK_TOP_MAINPLL_D40 16
  42. #define CLK_TOP_MAINPLL_D7 17
  43. #define CLK_TOP_MAINPLL_D14 18
  44. #define CLK_TOP_UNIVPLL_D2 19
  45. #define CLK_TOP_UNIVPLL_D4 20
  46. #define CLK_TOP_UNIVPLL_D8 21
  47. #define CLK_TOP_UNIVPLL_D16 22
  48. #define CLK_TOP_UNIVPLL_D3 23
  49. #define CLK_TOP_UNIVPLL_D6 24
  50. #define CLK_TOP_UNIVPLL_D12 25
  51. #define CLK_TOP_UNIVPLL_D24 26
  52. #define CLK_TOP_UNIVPLL_D5 27
  53. #define CLK_TOP_UNIVPLL_D20 28
  54. #define CLK_TOP_MMPLL380M 29
  55. #define CLK_TOP_MMPLL_D2 30
  56. #define CLK_TOP_MMPLL_200M 31
  57. #define CLK_TOP_USB_PHY48M 32
  58. #define CLK_TOP_APLL1 33
  59. #define CLK_TOP_APLL1_D2 34
  60. #define CLK_TOP_APLL1_D4 35
  61. #define CLK_TOP_APLL1_D8 36
  62. #define CLK_TOP_APLL2 37
  63. #define CLK_TOP_APLL2_D2 38
  64. #define CLK_TOP_APLL2_D4 39
  65. #define CLK_TOP_APLL2_D8 40
  66. #define CLK_TOP_CLK26M 41
  67. #define CLK_TOP_CLK26M_D2 42
  68. #define CLK_TOP_AHB_INFRA_D2 43
  69. #define CLK_TOP_NFI1X 44
  70. #define CLK_TOP_ETH_D2 45
  71. #define CLK_TOP_THEM 46
  72. #define CLK_TOP_APDMA 47
  73. #define CLK_TOP_I2C0 48
  74. #define CLK_TOP_I2C1 49
  75. #define CLK_TOP_AUXADC1 50
  76. #define CLK_TOP_NFI 51
  77. #define CLK_TOP_NFIECC 52
  78. #define CLK_TOP_DEBUGSYS 53
  79. #define CLK_TOP_PWM 54
  80. #define CLK_TOP_UART0 55
  81. #define CLK_TOP_UART1 56
  82. #define CLK_TOP_BTIF 57
  83. #define CLK_TOP_USB 58
  84. #define CLK_TOP_FLASHIF_26M 59
  85. #define CLK_TOP_AUXADC2 60
  86. #define CLK_TOP_I2C2 61
  87. #define CLK_TOP_MSDC0 62
  88. #define CLK_TOP_MSDC1 63
  89. #define CLK_TOP_NFI2X 64
  90. #define CLK_TOP_PMICWRAP_AP 65
  91. #define CLK_TOP_SEJ 66
  92. #define CLK_TOP_MEMSLP_DLYER 67
  93. #define CLK_TOP_SPI 68
  94. #define CLK_TOP_APXGPT 69
  95. #define CLK_TOP_AUDIO 70
  96. #define CLK_TOP_PMICWRAP_MD 71
  97. #define CLK_TOP_PMICWRAP_CONN 72
  98. #define CLK_TOP_PMICWRAP_26M 73
  99. #define CLK_TOP_AUX_ADC 74
  100. #define CLK_TOP_AUX_TP 75
  101. #define CLK_TOP_MSDC2 76
  102. #define CLK_TOP_RBIST 77
  103. #define CLK_TOP_NFI_BUS 78
  104. #define CLK_TOP_GCE 79
  105. #define CLK_TOP_TRNG 80
  106. #define CLK_TOP_SEJ_13M 81
  107. #define CLK_TOP_AES 82
  108. #define CLK_TOP_PWM_B 83
  109. #define CLK_TOP_PWM1_FB 84
  110. #define CLK_TOP_PWM2_FB 85
  111. #define CLK_TOP_PWM3_FB 86
  112. #define CLK_TOP_PWM4_FB 87
  113. #define CLK_TOP_PWM5_FB 88
  114. #define CLK_TOP_USB_1P 89
  115. #define CLK_TOP_FLASHIF_FREERUN 90
  116. #define CLK_TOP_66M_ETH 91
  117. #define CLK_TOP_133M_ETH 92
  118. #define CLK_TOP_FETH_25M 93
  119. #define CLK_TOP_FETH_50M 94
  120. #define CLK_TOP_FLASHIF_AXI 95
  121. #define CLK_TOP_USBIF 96
  122. #define CLK_TOP_UART2 97
  123. #define CLK_TOP_BSI 98
  124. #define CLK_TOP_RG_SPINOR 99
  125. #define CLK_TOP_RG_MSDC2 100
  126. #define CLK_TOP_RG_ETH 101
  127. #define CLK_TOP_RG_AUD1 102
  128. #define CLK_TOP_RG_AUD2 103
  129. #define CLK_TOP_RG_AUD_ENGEN1 104
  130. #define CLK_TOP_RG_AUD_ENGEN2 105
  131. #define CLK_TOP_RG_I2C 106
  132. #define CLK_TOP_RG_PWM_INFRA 107
  133. #define CLK_TOP_RG_AUD_SPDIF_IN 108
  134. #define CLK_TOP_RG_UART2 109
  135. #define CLK_TOP_RG_BSI 110
  136. #define CLK_TOP_RG_DBG_ATCLK 111
  137. #define CLK_TOP_RG_NFIECC 112
  138. #define CLK_TOP_RG_APLL1_D2_EN 113
  139. #define CLK_TOP_RG_APLL1_D4_EN 114
  140. #define CLK_TOP_RG_APLL1_D8_EN 115
  141. #define CLK_TOP_RG_APLL2_D2_EN 116
  142. #define CLK_TOP_RG_APLL2_D4_EN 117
  143. #define CLK_TOP_RG_APLL2_D8_EN 118
  144. #define CLK_TOP_APLL12_DIV0 119
  145. #define CLK_TOP_APLL12_DIV1 120
  146. #define CLK_TOP_APLL12_DIV2 121
  147. #define CLK_TOP_APLL12_DIV3 122
  148. #define CLK_TOP_APLL12_DIV4 123
  149. #define CLK_TOP_APLL12_DIV4B 124
  150. #define CLK_TOP_APLL12_DIV5 125
  151. #define CLK_TOP_APLL12_DIV5B 126
  152. #define CLK_TOP_APLL12_DIV6 127
  153. #define CLK_TOP_UART0_SEL 128
  154. #define CLK_TOP_EMI_DDRPHY_SEL 129
  155. #define CLK_TOP_AHB_INFRA_SEL 130
  156. #define CLK_TOP_MSDC0_SEL 131
  157. #define CLK_TOP_UART1_SEL 132
  158. #define CLK_TOP_MSDC1_SEL 133
  159. #define CLK_TOP_PMICSPI_SEL 134
  160. #define CLK_TOP_QAXI_AUD26M_SEL 135
  161. #define CLK_TOP_AUD_INTBUS_SEL 136
  162. #define CLK_TOP_NFI2X_PAD_SEL 137
  163. #define CLK_TOP_NFI1X_PAD_SEL 138
  164. #define CLK_TOP_DDRPHYCFG_SEL 139
  165. #define CLK_TOP_USB_78M_SEL 140
  166. #define CLK_TOP_SPINOR_SEL 141
  167. #define CLK_TOP_MSDC2_SEL 142
  168. #define CLK_TOP_ETH_SEL 143
  169. #define CLK_TOP_AUD1_SEL 144
  170. #define CLK_TOP_AUD2_SEL 145
  171. #define CLK_TOP_AUD_ENGEN1_SEL 146
  172. #define CLK_TOP_AUD_ENGEN2_SEL 147
  173. #define CLK_TOP_I2C_SEL 148
  174. #define CLK_TOP_AUD_I2S0_M_SEL 149
  175. #define CLK_TOP_AUD_I2S1_M_SEL 150
  176. #define CLK_TOP_AUD_I2S2_M_SEL 151
  177. #define CLK_TOP_AUD_I2S3_M_SEL 152
  178. #define CLK_TOP_AUD_I2S4_M_SEL 153
  179. #define CLK_TOP_AUD_I2S5_M_SEL 154
  180. #define CLK_TOP_AUD_SPDIF_B_SEL 155
  181. #define CLK_TOP_PWM_SEL 156
  182. #define CLK_TOP_SPI_SEL 157
  183. #define CLK_TOP_AUD_SPDIFIN_SEL 158
  184. #define CLK_TOP_UART2_SEL 159
  185. #define CLK_TOP_BSI_SEL 160
  186. #define CLK_TOP_DBG_ATCLK_SEL 161
  187. #define CLK_TOP_CSW_NFIECC_SEL 162
  188. #define CLK_TOP_NFIECC_SEL 163
  189. #define CLK_TOP_APLL12_CK_DIV0 164
  190. #define CLK_TOP_APLL12_CK_DIV1 165
  191. #define CLK_TOP_APLL12_CK_DIV2 166
  192. #define CLK_TOP_APLL12_CK_DIV3 167
  193. #define CLK_TOP_APLL12_CK_DIV4 168
  194. #define CLK_TOP_APLL12_CK_DIV4B 169
  195. #define CLK_TOP_APLL12_CK_DIV5 170
  196. #define CLK_TOP_APLL12_CK_DIV5B 171
  197. #define CLK_TOP_APLL12_CK_DIV6 172
  198. #define CLK_TOP_USB_78M 173
  199. #define CLK_TOP_MSDC0_INFRA 174
  200. #define CLK_TOP_MSDC1_INFRA 175
  201. #define CLK_TOP_MSDC2_INFRA 176
  202. #define CLK_TOP_NR_CLK 177
  203. /* AUDSYS */
  204. #define CLK_AUD_AFE 0
  205. #define CLK_AUD_I2S 1
  206. #define CLK_AUD_22M 2
  207. #define CLK_AUD_24M 3
  208. #define CLK_AUD_INTDIR 4
  209. #define CLK_AUD_APLL2_TUNER 5
  210. #define CLK_AUD_APLL_TUNER 6
  211. #define CLK_AUD_HDMI 7
  212. #define CLK_AUD_SPDF 8
  213. #define CLK_AUD_ADC 9
  214. #define CLK_AUD_DAC 10
  215. #define CLK_AUD_DAC_PREDIS 11
  216. #define CLK_AUD_TML 12
  217. #define CLK_AUD_NR_CLK 13
  218. #endif /* _DT_BINDINGS_CLK_MT8516_H */