mt8195-clk.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Copyright (c) 2021 MediaTek Inc.
  4. * Author: Chun-Jie Chen <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MT8195_H
  7. #define _DT_BINDINGS_CLK_MT8195_H
  8. /* TOPCKGEN */
  9. #define CLK_TOP_AXI 0
  10. #define CLK_TOP_SPM 1
  11. #define CLK_TOP_SCP 2
  12. #define CLK_TOP_BUS_AXIMEM 3
  13. #define CLK_TOP_VPP 4
  14. #define CLK_TOP_ETHDR 5
  15. #define CLK_TOP_IPE 6
  16. #define CLK_TOP_CAM 7
  17. #define CLK_TOP_CCU 8
  18. #define CLK_TOP_IMG 9
  19. #define CLK_TOP_CAMTM 10
  20. #define CLK_TOP_DSP 11
  21. #define CLK_TOP_DSP1 12
  22. #define CLK_TOP_DSP2 13
  23. #define CLK_TOP_DSP3 14
  24. #define CLK_TOP_DSP4 15
  25. #define CLK_TOP_DSP5 16
  26. #define CLK_TOP_DSP6 17
  27. #define CLK_TOP_DSP7 18
  28. #define CLK_TOP_IPU_IF 19
  29. #define CLK_TOP_MFG_CORE_TMP 20
  30. #define CLK_TOP_CAMTG 21
  31. #define CLK_TOP_CAMTG2 22
  32. #define CLK_TOP_CAMTG3 23
  33. #define CLK_TOP_CAMTG4 24
  34. #define CLK_TOP_CAMTG5 25
  35. #define CLK_TOP_UART 26
  36. #define CLK_TOP_SPI 27
  37. #define CLK_TOP_SPIS 28
  38. #define CLK_TOP_MSDC50_0_HCLK 29
  39. #define CLK_TOP_MSDC50_0 30
  40. #define CLK_TOP_MSDC30_1 31
  41. #define CLK_TOP_MSDC30_2 32
  42. #define CLK_TOP_INTDIR 33
  43. #define CLK_TOP_AUD_INTBUS 34
  44. #define CLK_TOP_AUDIO_H 35
  45. #define CLK_TOP_PWRAP_ULPOSC 36
  46. #define CLK_TOP_ATB 37
  47. #define CLK_TOP_PWRMCU 38
  48. #define CLK_TOP_DP 39
  49. #define CLK_TOP_EDP 40
  50. #define CLK_TOP_DPI 41
  51. #define CLK_TOP_DISP_PWM0 42
  52. #define CLK_TOP_DISP_PWM1 43
  53. #define CLK_TOP_USB_TOP 44
  54. #define CLK_TOP_SSUSB_XHCI 45
  55. #define CLK_TOP_USB_TOP_1P 46
  56. #define CLK_TOP_SSUSB_XHCI_1P 47
  57. #define CLK_TOP_USB_TOP_2P 48
  58. #define CLK_TOP_SSUSB_XHCI_2P 49
  59. #define CLK_TOP_USB_TOP_3P 50
  60. #define CLK_TOP_SSUSB_XHCI_3P 51
  61. #define CLK_TOP_I2C 52
  62. #define CLK_TOP_SENINF 53
  63. #define CLK_TOP_SENINF1 54
  64. #define CLK_TOP_SENINF2 55
  65. #define CLK_TOP_SENINF3 56
  66. #define CLK_TOP_GCPU 57
  67. #define CLK_TOP_DXCC 58
  68. #define CLK_TOP_DPMAIF_MAIN 59
  69. #define CLK_TOP_AES_UFSFDE 60
  70. #define CLK_TOP_UFS 61
  71. #define CLK_TOP_UFS_TICK1US 62
  72. #define CLK_TOP_UFS_MP_SAP_CFG 63
  73. #define CLK_TOP_VENC 64
  74. #define CLK_TOP_VDEC 65
  75. #define CLK_TOP_PWM 66
  76. #define CLK_TOP_MCUPM 67
  77. #define CLK_TOP_SPMI_P_MST 68
  78. #define CLK_TOP_SPMI_M_MST 69
  79. #define CLK_TOP_DVFSRC 70
  80. #define CLK_TOP_TL 71
  81. #define CLK_TOP_TL_P1 72
  82. #define CLK_TOP_AES_MSDCFDE 73
  83. #define CLK_TOP_DSI_OCC 74
  84. #define CLK_TOP_WPE_VPP 75
  85. #define CLK_TOP_HDCP 76
  86. #define CLK_TOP_HDCP_24M 77
  87. #define CLK_TOP_HD20_DACR_REF_CLK 78
  88. #define CLK_TOP_HD20_HDCP_CCLK 79
  89. #define CLK_TOP_HDMI_XTAL 80
  90. #define CLK_TOP_HDMI_APB 81
  91. #define CLK_TOP_SNPS_ETH_250M 82
  92. #define CLK_TOP_SNPS_ETH_62P4M_PTP 83
  93. #define CLK_TOP_SNPS_ETH_50M_RMII 84
  94. #define CLK_TOP_DGI_OUT 85
  95. #define CLK_TOP_NNA0 86
  96. #define CLK_TOP_NNA1 87
  97. #define CLK_TOP_ADSP 88
  98. #define CLK_TOP_ASM_H 89
  99. #define CLK_TOP_ASM_M 90
  100. #define CLK_TOP_ASM_L 91
  101. #define CLK_TOP_APLL1 92
  102. #define CLK_TOP_APLL2 93
  103. #define CLK_TOP_APLL3 94
  104. #define CLK_TOP_APLL4 95
  105. #define CLK_TOP_APLL5 96
  106. #define CLK_TOP_I2SO1_MCK 97
  107. #define CLK_TOP_I2SO2_MCK 98
  108. #define CLK_TOP_I2SI1_MCK 99
  109. #define CLK_TOP_I2SI2_MCK 100
  110. #define CLK_TOP_DPTX_MCK 101
  111. #define CLK_TOP_AUD_IEC_CLK 102
  112. #define CLK_TOP_A1SYS_HP 103
  113. #define CLK_TOP_A2SYS_HF 104
  114. #define CLK_TOP_A3SYS_HF 105
  115. #define CLK_TOP_A4SYS_HF 106
  116. #define CLK_TOP_SPINFI_BCLK 107
  117. #define CLK_TOP_NFI1X 108
  118. #define CLK_TOP_ECC 109
  119. #define CLK_TOP_AUDIO_LOCAL_BUS 110
  120. #define CLK_TOP_SPINOR 111
  121. #define CLK_TOP_DVIO_DGI_REF 112
  122. #define CLK_TOP_ULPOSC 113
  123. #define CLK_TOP_ULPOSC_CORE 114
  124. #define CLK_TOP_SRCK 115
  125. #define CLK_TOP_MFG_CK_FAST_REF 116
  126. #define CLK_TOP_CLK26M_D2 117
  127. #define CLK_TOP_CLK26M_D52 118
  128. #define CLK_TOP_IN_DGI 119
  129. #define CLK_TOP_IN_DGI_D2 120
  130. #define CLK_TOP_IN_DGI_D4 121
  131. #define CLK_TOP_IN_DGI_D6 122
  132. #define CLK_TOP_IN_DGI_D8 123
  133. #define CLK_TOP_MAINPLL_D3 124
  134. #define CLK_TOP_MAINPLL_D4 125
  135. #define CLK_TOP_MAINPLL_D4_D2 126
  136. #define CLK_TOP_MAINPLL_D4_D4 127
  137. #define CLK_TOP_MAINPLL_D4_D8 128
  138. #define CLK_TOP_MAINPLL_D5 129
  139. #define CLK_TOP_MAINPLL_D5_D2 130
  140. #define CLK_TOP_MAINPLL_D5_D4 131
  141. #define CLK_TOP_MAINPLL_D5_D8 132
  142. #define CLK_TOP_MAINPLL_D6 133
  143. #define CLK_TOP_MAINPLL_D6_D2 134
  144. #define CLK_TOP_MAINPLL_D6_D4 135
  145. #define CLK_TOP_MAINPLL_D6_D8 136
  146. #define CLK_TOP_MAINPLL_D7 137
  147. #define CLK_TOP_MAINPLL_D7_D2 138
  148. #define CLK_TOP_MAINPLL_D7_D4 139
  149. #define CLK_TOP_MAINPLL_D7_D8 140
  150. #define CLK_TOP_MAINPLL_D9 141
  151. #define CLK_TOP_UNIVPLL_D2 142
  152. #define CLK_TOP_UNIVPLL_D3 143
  153. #define CLK_TOP_UNIVPLL_D4 144
  154. #define CLK_TOP_UNIVPLL_D4_D2 145
  155. #define CLK_TOP_UNIVPLL_D4_D4 146
  156. #define CLK_TOP_UNIVPLL_D4_D8 147
  157. #define CLK_TOP_UNIVPLL_D5 148
  158. #define CLK_TOP_UNIVPLL_D5_D2 149
  159. #define CLK_TOP_UNIVPLL_D5_D4 150
  160. #define CLK_TOP_UNIVPLL_D5_D8 151
  161. #define CLK_TOP_UNIVPLL_D6 152
  162. #define CLK_TOP_UNIVPLL_D6_D2 153
  163. #define CLK_TOP_UNIVPLL_D6_D4 154
  164. #define CLK_TOP_UNIVPLL_D6_D8 155
  165. #define CLK_TOP_UNIVPLL_D6_D16 156
  166. #define CLK_TOP_UNIVPLL_D7 157
  167. #define CLK_TOP_UNIVPLL_192M 158
  168. #define CLK_TOP_UNIVPLL_192M_D4 159
  169. #define CLK_TOP_UNIVPLL_192M_D8 160
  170. #define CLK_TOP_UNIVPLL_192M_D16 161
  171. #define CLK_TOP_UNIVPLL_192M_D32 162
  172. #define CLK_TOP_APLL1_D3 163
  173. #define CLK_TOP_APLL1_D4 164
  174. #define CLK_TOP_APLL2_D3 165
  175. #define CLK_TOP_APLL2_D4 166
  176. #define CLK_TOP_APLL3_D4 167
  177. #define CLK_TOP_APLL4_D4 168
  178. #define CLK_TOP_APLL5_D4 169
  179. #define CLK_TOP_HDMIRX_APLL_D3 170
  180. #define CLK_TOP_HDMIRX_APLL_D4 171
  181. #define CLK_TOP_HDMIRX_APLL_D6 172
  182. #define CLK_TOP_MMPLL_D4 173
  183. #define CLK_TOP_MMPLL_D4_D2 174
  184. #define CLK_TOP_MMPLL_D4_D4 175
  185. #define CLK_TOP_MMPLL_D5 176
  186. #define CLK_TOP_MMPLL_D5_D2 177
  187. #define CLK_TOP_MMPLL_D5_D4 178
  188. #define CLK_TOP_MMPLL_D6 179
  189. #define CLK_TOP_MMPLL_D6_D2 180
  190. #define CLK_TOP_MMPLL_D7 181
  191. #define CLK_TOP_MMPLL_D9 182
  192. #define CLK_TOP_TVDPLL1_D2 183
  193. #define CLK_TOP_TVDPLL1_D4 184
  194. #define CLK_TOP_TVDPLL1_D8 185
  195. #define CLK_TOP_TVDPLL1_D16 186
  196. #define CLK_TOP_TVDPLL2_D2 187
  197. #define CLK_TOP_TVDPLL2_D4 188
  198. #define CLK_TOP_TVDPLL2_D8 189
  199. #define CLK_TOP_TVDPLL2_D16 190
  200. #define CLK_TOP_MSDCPLL_D2 191
  201. #define CLK_TOP_MSDCPLL_D4 192
  202. #define CLK_TOP_MSDCPLL_D16 193
  203. #define CLK_TOP_ETHPLL_D2 194
  204. #define CLK_TOP_ETHPLL_D8 195
  205. #define CLK_TOP_ETHPLL_D10 196
  206. #define CLK_TOP_DGIPLL_D2 197
  207. #define CLK_TOP_ULPOSC1 198
  208. #define CLK_TOP_ULPOSC1_D2 199
  209. #define CLK_TOP_ULPOSC1_D4 200
  210. #define CLK_TOP_ULPOSC1_D7 201
  211. #define CLK_TOP_ULPOSC1_D8 202
  212. #define CLK_TOP_ULPOSC1_D10 203
  213. #define CLK_TOP_ULPOSC1_D16 204
  214. #define CLK_TOP_ULPOSC2 205
  215. #define CLK_TOP_ADSPPLL_D2 206
  216. #define CLK_TOP_ADSPPLL_D4 207
  217. #define CLK_TOP_ADSPPLL_D8 208
  218. #define CLK_TOP_MEM_466M 209
  219. #define CLK_TOP_MPHONE_SLAVE_B 210
  220. #define CLK_TOP_PEXTP_PIPE 211
  221. #define CLK_TOP_UFS_RX_SYMBOL 212
  222. #define CLK_TOP_UFS_TX_SYMBOL 213
  223. #define CLK_TOP_SSUSB_U3PHY_P1_P_P0 214
  224. #define CLK_TOP_UFS_RX_SYMBOL1 215
  225. #define CLK_TOP_FPC 216
  226. #define CLK_TOP_HDMIRX_P 217
  227. #define CLK_TOP_APLL12_DIV0 218
  228. #define CLK_TOP_APLL12_DIV1 219
  229. #define CLK_TOP_APLL12_DIV2 220
  230. #define CLK_TOP_APLL12_DIV3 221
  231. #define CLK_TOP_APLL12_DIV4 222
  232. #define CLK_TOP_APLL12_DIV9 223
  233. #define CLK_TOP_CFG_VPP0 224
  234. #define CLK_TOP_CFG_VPP1 225
  235. #define CLK_TOP_CFG_VDO0 226
  236. #define CLK_TOP_CFG_VDO1 227
  237. #define CLK_TOP_CFG_UNIPLL_SES 228
  238. #define CLK_TOP_CFG_26M_VPP0 229
  239. #define CLK_TOP_CFG_26M_VPP1 230
  240. #define CLK_TOP_CFG_26M_AUD 231
  241. #define CLK_TOP_CFG_AXI_EAST 232
  242. #define CLK_TOP_CFG_AXI_EAST_NORTH 233
  243. #define CLK_TOP_CFG_AXI_NORTH 234
  244. #define CLK_TOP_CFG_AXI_SOUTH 235
  245. #define CLK_TOP_CFG_EXT_TEST 236
  246. #define CLK_TOP_SSUSB_REF 237
  247. #define CLK_TOP_SSUSB_PHY_REF 238
  248. #define CLK_TOP_SSUSB_P1_REF 239
  249. #define CLK_TOP_SSUSB_PHY_P1_REF 240
  250. #define CLK_TOP_SSUSB_P2_REF 241
  251. #define CLK_TOP_SSUSB_PHY_P2_REF 242
  252. #define CLK_TOP_SSUSB_P3_REF 243
  253. #define CLK_TOP_SSUSB_PHY_P3_REF 244
  254. #define CLK_TOP_NR_CLK 245
  255. /* INFRACFG_AO */
  256. #define CLK_INFRA_AO_PMIC_TMR 0
  257. #define CLK_INFRA_AO_PMIC_AP 1
  258. #define CLK_INFRA_AO_PMIC_MD 2
  259. #define CLK_INFRA_AO_PMIC_CONN 3
  260. #define CLK_INFRA_AO_SEJ 4
  261. #define CLK_INFRA_AO_APXGPT 5
  262. #define CLK_INFRA_AO_GCE 6
  263. #define CLK_INFRA_AO_GCE2 7
  264. #define CLK_INFRA_AO_THERM 8
  265. #define CLK_INFRA_AO_PWM_H 9
  266. #define CLK_INFRA_AO_PWM1 10
  267. #define CLK_INFRA_AO_PWM2 11
  268. #define CLK_INFRA_AO_PWM3 12
  269. #define CLK_INFRA_AO_PWM4 13
  270. #define CLK_INFRA_AO_PWM 14
  271. #define CLK_INFRA_AO_UART0 15
  272. #define CLK_INFRA_AO_UART1 16
  273. #define CLK_INFRA_AO_UART2 17
  274. #define CLK_INFRA_AO_UART3 18
  275. #define CLK_INFRA_AO_UART4 19
  276. #define CLK_INFRA_AO_GCE_26M 20
  277. #define CLK_INFRA_AO_CQ_DMA_FPC 21
  278. #define CLK_INFRA_AO_UART5 22
  279. #define CLK_INFRA_AO_HDMI_26M 23
  280. #define CLK_INFRA_AO_SPI0 24
  281. #define CLK_INFRA_AO_MSDC0 25
  282. #define CLK_INFRA_AO_MSDC1 26
  283. #define CLK_INFRA_AO_CG1_MSDC2 27
  284. #define CLK_INFRA_AO_MSDC0_SRC 28
  285. #define CLK_INFRA_AO_TRNG 29
  286. #define CLK_INFRA_AO_AUXADC 30
  287. #define CLK_INFRA_AO_CPUM 31
  288. #define CLK_INFRA_AO_HDMI_32K 32
  289. #define CLK_INFRA_AO_CEC_66M_H 33
  290. #define CLK_INFRA_AO_IRRX 34
  291. #define CLK_INFRA_AO_PCIE_TL_26M 35
  292. #define CLK_INFRA_AO_MSDC1_SRC 36
  293. #define CLK_INFRA_AO_CEC_66M_B 37
  294. #define CLK_INFRA_AO_PCIE_TL_96M 38
  295. #define CLK_INFRA_AO_DEVICE_APC 39
  296. #define CLK_INFRA_AO_ECC_66M_H 40
  297. #define CLK_INFRA_AO_DEBUGSYS 41
  298. #define CLK_INFRA_AO_AUDIO 42
  299. #define CLK_INFRA_AO_PCIE_TL_32K 43
  300. #define CLK_INFRA_AO_DBG_TRACE 44
  301. #define CLK_INFRA_AO_DRAMC_F26M 45
  302. #define CLK_INFRA_AO_IRTX 46
  303. #define CLK_INFRA_AO_SSUSB 47
  304. #define CLK_INFRA_AO_DISP_PWM 48
  305. #define CLK_INFRA_AO_CLDMA_B 49
  306. #define CLK_INFRA_AO_AUDIO_26M_B 50
  307. #define CLK_INFRA_AO_SPI1 51
  308. #define CLK_INFRA_AO_SPI2 52
  309. #define CLK_INFRA_AO_SPI3 53
  310. #define CLK_INFRA_AO_UNIPRO_SYS 54
  311. #define CLK_INFRA_AO_UNIPRO_TICK 55
  312. #define CLK_INFRA_AO_UFS_MP_SAP_B 56
  313. #define CLK_INFRA_AO_PWRMCU 57
  314. #define CLK_INFRA_AO_PWRMCU_BUS_H 58
  315. #define CLK_INFRA_AO_APDMA_B 59
  316. #define CLK_INFRA_AO_SPI4 60
  317. #define CLK_INFRA_AO_SPI5 61
  318. #define CLK_INFRA_AO_CQ_DMA 62
  319. #define CLK_INFRA_AO_AES_UFSFDE 63
  320. #define CLK_INFRA_AO_AES 64
  321. #define CLK_INFRA_AO_UFS_TICK 65
  322. #define CLK_INFRA_AO_SSUSB_XHCI 66
  323. #define CLK_INFRA_AO_MSDC0_SELF 67
  324. #define CLK_INFRA_AO_MSDC1_SELF 68
  325. #define CLK_INFRA_AO_MSDC2_SELF 69
  326. #define CLK_INFRA_AO_I2S_DMA 70
  327. #define CLK_INFRA_AO_AP_MSDC0 71
  328. #define CLK_INFRA_AO_MD_MSDC0 72
  329. #define CLK_INFRA_AO_CG3_MSDC2 73
  330. #define CLK_INFRA_AO_GCPU 74
  331. #define CLK_INFRA_AO_PCIE_PERI_26M 75
  332. #define CLK_INFRA_AO_GCPU_66M_B 76
  333. #define CLK_INFRA_AO_GCPU_133M_B 77
  334. #define CLK_INFRA_AO_DISP_PWM1 78
  335. #define CLK_INFRA_AO_FBIST2FPC 79
  336. #define CLK_INFRA_AO_DEVICE_APC_SYNC 80
  337. #define CLK_INFRA_AO_PCIE_P1_PERI_26M 81
  338. #define CLK_INFRA_AO_SPIS0 82
  339. #define CLK_INFRA_AO_SPIS1 83
  340. #define CLK_INFRA_AO_133M_M_PERI 84
  341. #define CLK_INFRA_AO_66M_M_PERI 85
  342. #define CLK_INFRA_AO_PCIE_PL_P_250M_P0 86
  343. #define CLK_INFRA_AO_PCIE_PL_P_250M_P1 87
  344. #define CLK_INFRA_AO_PCIE_P1_TL_96M 88
  345. #define CLK_INFRA_AO_AES_MSDCFDE_0P 89
  346. #define CLK_INFRA_AO_UFS_TX_SYMBOL 90
  347. #define CLK_INFRA_AO_UFS_RX_SYMBOL 91
  348. #define CLK_INFRA_AO_UFS_RX_SYMBOL1 92
  349. #define CLK_INFRA_AO_PERI_UFS_MEM_SUB 93
  350. #define CLK_INFRA_AO_NR_CLK 94
  351. /* APMIXEDSYS */
  352. #define CLK_APMIXED_NNAPLL 0
  353. #define CLK_APMIXED_RESPLL 1
  354. #define CLK_APMIXED_ETHPLL 2
  355. #define CLK_APMIXED_MSDCPLL 3
  356. #define CLK_APMIXED_TVDPLL1 4
  357. #define CLK_APMIXED_TVDPLL2 5
  358. #define CLK_APMIXED_MMPLL 6
  359. #define CLK_APMIXED_MAINPLL 7
  360. #define CLK_APMIXED_VDECPLL 8
  361. #define CLK_APMIXED_IMGPLL 9
  362. #define CLK_APMIXED_UNIVPLL 10
  363. #define CLK_APMIXED_HDMIPLL1 11
  364. #define CLK_APMIXED_HDMIPLL2 12
  365. #define CLK_APMIXED_HDMIRX_APLL 13
  366. #define CLK_APMIXED_USB1PLL 14
  367. #define CLK_APMIXED_ADSPPLL 15
  368. #define CLK_APMIXED_APLL1 16
  369. #define CLK_APMIXED_APLL2 17
  370. #define CLK_APMIXED_APLL3 18
  371. #define CLK_APMIXED_APLL4 19
  372. #define CLK_APMIXED_APLL5 20
  373. #define CLK_APMIXED_MFGPLL 21
  374. #define CLK_APMIXED_DGIPLL 22
  375. #define CLK_APMIXED_PLL_SSUSB26M 23
  376. #define CLK_APMIXED_NR_CLK 24
  377. /* SCP_ADSP */
  378. #define CLK_SCP_ADSP_AUDIODSP 0
  379. #define CLK_SCP_ADSP_NR_CLK 1
  380. /* PERICFG_AO */
  381. #define CLK_PERI_AO_ETHERNET 0
  382. #define CLK_PERI_AO_ETHERNET_BUS 1
  383. #define CLK_PERI_AO_FLASHIF_BUS 2
  384. #define CLK_PERI_AO_FLASHIF_FLASH 3
  385. #define CLK_PERI_AO_SSUSB_1P_BUS 4
  386. #define CLK_PERI_AO_SSUSB_1P_XHCI 5
  387. #define CLK_PERI_AO_SSUSB_2P_BUS 6
  388. #define CLK_PERI_AO_SSUSB_2P_XHCI 7
  389. #define CLK_PERI_AO_SSUSB_3P_BUS 8
  390. #define CLK_PERI_AO_SSUSB_3P_XHCI 9
  391. #define CLK_PERI_AO_SPINFI 10
  392. #define CLK_PERI_AO_ETHERNET_MAC 11
  393. #define CLK_PERI_AO_NFI_H 12
  394. #define CLK_PERI_AO_FNFI1X 13
  395. #define CLK_PERI_AO_PCIE_P0_MEM 14
  396. #define CLK_PERI_AO_PCIE_P1_MEM 15
  397. #define CLK_PERI_AO_NR_CLK 16
  398. /* IMP_IIC_WRAP_S */
  399. #define CLK_IMP_IIC_WRAP_S_I2C5 0
  400. #define CLK_IMP_IIC_WRAP_S_I2C6 1
  401. #define CLK_IMP_IIC_WRAP_S_I2C7 2
  402. #define CLK_IMP_IIC_WRAP_S_NR_CLK 3
  403. /* IMP_IIC_WRAP_W */
  404. #define CLK_IMP_IIC_WRAP_W_I2C0 0
  405. #define CLK_IMP_IIC_WRAP_W_I2C1 1
  406. #define CLK_IMP_IIC_WRAP_W_I2C2 2
  407. #define CLK_IMP_IIC_WRAP_W_I2C3 3
  408. #define CLK_IMP_IIC_WRAP_W_I2C4 4
  409. #define CLK_IMP_IIC_WRAP_W_NR_CLK 5
  410. /* MFGCFG */
  411. #define CLK_MFG_BG3D 0
  412. #define CLK_MFG_NR_CLK 1
  413. /* VPPSYS0 */
  414. #define CLK_VPP0_MDP_FG 0
  415. #define CLK_VPP0_STITCH 1
  416. #define CLK_VPP0_PADDING 2
  417. #define CLK_VPP0_MDP_TCC 3
  418. #define CLK_VPP0_WARP0_ASYNC_TX 4
  419. #define CLK_VPP0_WARP1_ASYNC_TX 5
  420. #define CLK_VPP0_MUTEX 6
  421. #define CLK_VPP0_VPP02VPP1_RELAY 7
  422. #define CLK_VPP0_VPP12VPP0_ASYNC 8
  423. #define CLK_VPP0_MMSYSRAM_TOP 9
  424. #define CLK_VPP0_MDP_AAL 10
  425. #define CLK_VPP0_MDP_RSZ 11
  426. #define CLK_VPP0_SMI_COMMON 12
  427. #define CLK_VPP0_GALS_VDO0_LARB0 13
  428. #define CLK_VPP0_GALS_VDO0_LARB1 14
  429. #define CLK_VPP0_GALS_VENCSYS 15
  430. #define CLK_VPP0_GALS_VENCSYS_CORE1 16
  431. #define CLK_VPP0_GALS_INFRA 17
  432. #define CLK_VPP0_GALS_CAMSYS 18
  433. #define CLK_VPP0_GALS_VPP1_LARB5 19
  434. #define CLK_VPP0_GALS_VPP1_LARB6 20
  435. #define CLK_VPP0_SMI_REORDER 21
  436. #define CLK_VPP0_SMI_IOMMU 22
  437. #define CLK_VPP0_GALS_IMGSYS_CAMSYS 23
  438. #define CLK_VPP0_MDP_RDMA 24
  439. #define CLK_VPP0_MDP_WROT 25
  440. #define CLK_VPP0_GALS_EMI0_EMI1 26
  441. #define CLK_VPP0_SMI_SUB_COMMON_REORDER 27
  442. #define CLK_VPP0_SMI_RSI 28
  443. #define CLK_VPP0_SMI_COMMON_LARB4 29
  444. #define CLK_VPP0_GALS_VDEC_VDEC_CORE1 30
  445. #define CLK_VPP0_GALS_VPP1_WPE 31
  446. #define CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1 32
  447. #define CLK_VPP0_FAKE_ENG 33
  448. #define CLK_VPP0_MDP_HDR 34
  449. #define CLK_VPP0_MDP_TDSHP 35
  450. #define CLK_VPP0_MDP_COLOR 36
  451. #define CLK_VPP0_MDP_OVL 37
  452. #define CLK_VPP0_WARP0_RELAY 38
  453. #define CLK_VPP0_WARP0_MDP_DL_ASYNC 39
  454. #define CLK_VPP0_WARP1_RELAY 40
  455. #define CLK_VPP0_WARP1_MDP_DL_ASYNC 41
  456. #define CLK_VPP0_NR_CLK 42
  457. /* WPESYS */
  458. #define CLK_WPE_VPP0 0
  459. #define CLK_WPE_VPP1 1
  460. #define CLK_WPE_SMI_LARB7 2
  461. #define CLK_WPE_SMI_LARB8 3
  462. #define CLK_WPE_EVENT_TX 4
  463. #define CLK_WPE_SMI_LARB7_P 5
  464. #define CLK_WPE_SMI_LARB8_P 6
  465. #define CLK_WPE_NR_CLK 7
  466. /* WPESYS_VPP0 */
  467. #define CLK_WPE_VPP0_VECI 0
  468. #define CLK_WPE_VPP0_VEC2I 1
  469. #define CLK_WPE_VPP0_VEC3I 2
  470. #define CLK_WPE_VPP0_WPEO 3
  471. #define CLK_WPE_VPP0_MSKO 4
  472. #define CLK_WPE_VPP0_VGEN 5
  473. #define CLK_WPE_VPP0_EXT 6
  474. #define CLK_WPE_VPP0_VFC 7
  475. #define CLK_WPE_VPP0_CACH0_TOP 8
  476. #define CLK_WPE_VPP0_CACH0_DMA 9
  477. #define CLK_WPE_VPP0_CACH1_TOP 10
  478. #define CLK_WPE_VPP0_CACH1_DMA 11
  479. #define CLK_WPE_VPP0_CACH2_TOP 12
  480. #define CLK_WPE_VPP0_CACH2_DMA 13
  481. #define CLK_WPE_VPP0_CACH3_TOP 14
  482. #define CLK_WPE_VPP0_CACH3_DMA 15
  483. #define CLK_WPE_VPP0_PSP 16
  484. #define CLK_WPE_VPP0_PSP2 17
  485. #define CLK_WPE_VPP0_SYNC 18
  486. #define CLK_WPE_VPP0_C24 19
  487. #define CLK_WPE_VPP0_MDP_CROP 20
  488. #define CLK_WPE_VPP0_ISP_CROP 21
  489. #define CLK_WPE_VPP0_TOP 22
  490. #define CLK_WPE_VPP0_NR_CLK 23
  491. /* WPESYS_VPP1 */
  492. #define CLK_WPE_VPP1_VECI 0
  493. #define CLK_WPE_VPP1_VEC2I 1
  494. #define CLK_WPE_VPP1_VEC3I 2
  495. #define CLK_WPE_VPP1_WPEO 3
  496. #define CLK_WPE_VPP1_MSKO 4
  497. #define CLK_WPE_VPP1_VGEN 5
  498. #define CLK_WPE_VPP1_EXT 6
  499. #define CLK_WPE_VPP1_VFC 7
  500. #define CLK_WPE_VPP1_CACH0_TOP 8
  501. #define CLK_WPE_VPP1_CACH0_DMA 9
  502. #define CLK_WPE_VPP1_CACH1_TOP 10
  503. #define CLK_WPE_VPP1_CACH1_DMA 11
  504. #define CLK_WPE_VPP1_CACH2_TOP 12
  505. #define CLK_WPE_VPP1_CACH2_DMA 13
  506. #define CLK_WPE_VPP1_CACH3_TOP 14
  507. #define CLK_WPE_VPP1_CACH3_DMA 15
  508. #define CLK_WPE_VPP1_PSP 16
  509. #define CLK_WPE_VPP1_PSP2 17
  510. #define CLK_WPE_VPP1_SYNC 18
  511. #define CLK_WPE_VPP1_C24 19
  512. #define CLK_WPE_VPP1_MDP_CROP 20
  513. #define CLK_WPE_VPP1_ISP_CROP 21
  514. #define CLK_WPE_VPP1_TOP 22
  515. #define CLK_WPE_VPP1_NR_CLK 23
  516. /* VPPSYS1 */
  517. #define CLK_VPP1_SVPP1_MDP_OVL 0
  518. #define CLK_VPP1_SVPP1_MDP_TCC 1
  519. #define CLK_VPP1_SVPP1_MDP_WROT 2
  520. #define CLK_VPP1_SVPP1_VPP_PAD 3
  521. #define CLK_VPP1_SVPP2_MDP_WROT 4
  522. #define CLK_VPP1_SVPP2_VPP_PAD 5
  523. #define CLK_VPP1_SVPP3_MDP_WROT 6
  524. #define CLK_VPP1_SVPP3_VPP_PAD 7
  525. #define CLK_VPP1_SVPP1_MDP_RDMA 8
  526. #define CLK_VPP1_SVPP1_MDP_FG 9
  527. #define CLK_VPP1_SVPP2_MDP_RDMA 10
  528. #define CLK_VPP1_SVPP2_MDP_FG 11
  529. #define CLK_VPP1_SVPP3_MDP_RDMA 12
  530. #define CLK_VPP1_SVPP3_MDP_FG 13
  531. #define CLK_VPP1_VPP_SPLIT 14
  532. #define CLK_VPP1_SVPP2_VDO0_DL_RELAY 15
  533. #define CLK_VPP1_SVPP1_MDP_TDSHP 16
  534. #define CLK_VPP1_SVPP1_MDP_COLOR 17
  535. #define CLK_VPP1_SVPP3_VDO1_DL_RELAY 18
  536. #define CLK_VPP1_SVPP2_VPP_MERGE 19
  537. #define CLK_VPP1_SVPP2_MDP_COLOR 20
  538. #define CLK_VPP1_VPPSYS1_GALS 21
  539. #define CLK_VPP1_SVPP3_VPP_MERGE 22
  540. #define CLK_VPP1_SVPP3_MDP_COLOR 23
  541. #define CLK_VPP1_VPPSYS1_LARB 24
  542. #define CLK_VPP1_SVPP1_MDP_RSZ 25
  543. #define CLK_VPP1_SVPP1_MDP_HDR 26
  544. #define CLK_VPP1_SVPP1_MDP_AAL 27
  545. #define CLK_VPP1_SVPP2_MDP_HDR 28
  546. #define CLK_VPP1_SVPP2_MDP_AAL 29
  547. #define CLK_VPP1_DL_ASYNC 30
  548. #define CLK_VPP1_LARB5_FAKE_ENG 31
  549. #define CLK_VPP1_SVPP3_MDP_HDR 32
  550. #define CLK_VPP1_SVPP3_MDP_AAL 33
  551. #define CLK_VPP1_SVPP2_VDO1_DL_RELAY 34
  552. #define CLK_VPP1_LARB6_FAKE_ENG 35
  553. #define CLK_VPP1_SVPP2_MDP_RSZ 36
  554. #define CLK_VPP1_SVPP3_MDP_RSZ 37
  555. #define CLK_VPP1_SVPP3_VDO0_DL_RELAY 38
  556. #define CLK_VPP1_DISP_MUTEX 39
  557. #define CLK_VPP1_SVPP2_MDP_TDSHP 40
  558. #define CLK_VPP1_SVPP3_MDP_TDSHP 41
  559. #define CLK_VPP1_VPP0_DL1_RELAY 42
  560. #define CLK_VPP1_HDMI_META 43
  561. #define CLK_VPP1_VPP_SPLIT_HDMI 44
  562. #define CLK_VPP1_DGI_IN 45
  563. #define CLK_VPP1_DGI_OUT 46
  564. #define CLK_VPP1_VPP_SPLIT_DGI 47
  565. #define CLK_VPP1_VPP0_DL_ASYNC 48
  566. #define CLK_VPP1_VPP0_DL_RELAY 49
  567. #define CLK_VPP1_VPP_SPLIT_26M 50
  568. #define CLK_VPP1_NR_CLK 51
  569. /* IMGSYS */
  570. #define CLK_IMG_LARB9 0
  571. #define CLK_IMG_TRAW0 1
  572. #define CLK_IMG_TRAW1 2
  573. #define CLK_IMG_TRAW2 3
  574. #define CLK_IMG_TRAW3 4
  575. #define CLK_IMG_DIP0 5
  576. #define CLK_IMG_WPE0 6
  577. #define CLK_IMG_IPE 7
  578. #define CLK_IMG_DIP1 8
  579. #define CLK_IMG_WPE1 9
  580. #define CLK_IMG_GALS 10
  581. #define CLK_IMG_NR_CLK 11
  582. /* IMGSYS1_DIP_TOP */
  583. #define CLK_IMG1_DIP_TOP_LARB10 0
  584. #define CLK_IMG1_DIP_TOP_DIP_TOP 1
  585. #define CLK_IMG1_DIP_TOP_NR_CLK 2
  586. /* IMGSYS1_DIP_NR */
  587. #define CLK_IMG1_DIP_NR_RESERVE 0
  588. #define CLK_IMG1_DIP_NR_DIP_NR 1
  589. #define CLK_IMG1_DIP_NR_NR_CLK 2
  590. /* IMGSYS1_WPE */
  591. #define CLK_IMG1_WPE_LARB11 0
  592. #define CLK_IMG1_WPE_WPE 1
  593. #define CLK_IMG1_WPE_NR_CLK 2
  594. /* IPESYS */
  595. #define CLK_IPE_DPE 0
  596. #define CLK_IPE_FDVT 1
  597. #define CLK_IPE_ME 2
  598. #define CLK_IPE_TOP 3
  599. #define CLK_IPE_SMI_LARB12 4
  600. #define CLK_IPE_NR_CLK 5
  601. /* CAMSYS */
  602. #define CLK_CAM_LARB13 0
  603. #define CLK_CAM_LARB14 1
  604. #define CLK_CAM_MAIN_CAM 2
  605. #define CLK_CAM_MAIN_CAMTG 3
  606. #define CLK_CAM_SENINF 4
  607. #define CLK_CAM_GCAMSVA 5
  608. #define CLK_CAM_GCAMSVB 6
  609. #define CLK_CAM_GCAMSVC 7
  610. #define CLK_CAM_SCAMSA 8
  611. #define CLK_CAM_SCAMSB 9
  612. #define CLK_CAM_CAMSV_TOP 10
  613. #define CLK_CAM_CAMSV_CQ 11
  614. #define CLK_CAM_ADL 12
  615. #define CLK_CAM_ASG 13
  616. #define CLK_CAM_PDA 14
  617. #define CLK_CAM_FAKE_ENG 15
  618. #define CLK_CAM_MAIN_MRAW0 16
  619. #define CLK_CAM_MAIN_MRAW1 17
  620. #define CLK_CAM_MAIN_MRAW2 18
  621. #define CLK_CAM_MAIN_MRAW3 19
  622. #define CLK_CAM_CAM2MM0_GALS 20
  623. #define CLK_CAM_CAM2MM1_GALS 21
  624. #define CLK_CAM_CAM2SYS_GALS 22
  625. #define CLK_CAM_NR_CLK 23
  626. /* CAMSYS_RAWA */
  627. #define CLK_CAM_RAWA_LARBX 0
  628. #define CLK_CAM_RAWA_CAM 1
  629. #define CLK_CAM_RAWA_CAMTG 2
  630. #define CLK_CAM_RAWA_NR_CLK 3
  631. /* CAMSYS_YUVA */
  632. #define CLK_CAM_YUVA_LARBX 0
  633. #define CLK_CAM_YUVA_CAM 1
  634. #define CLK_CAM_YUVA_CAMTG 2
  635. #define CLK_CAM_YUVA_NR_CLK 3
  636. /* CAMSYS_RAWB */
  637. #define CLK_CAM_RAWB_LARBX 0
  638. #define CLK_CAM_RAWB_CAM 1
  639. #define CLK_CAM_RAWB_CAMTG 2
  640. #define CLK_CAM_RAWB_NR_CLK 3
  641. /* CAMSYS_YUVB */
  642. #define CLK_CAM_YUVB_LARBX 0
  643. #define CLK_CAM_YUVB_CAM 1
  644. #define CLK_CAM_YUVB_CAMTG 2
  645. #define CLK_CAM_YUVB_NR_CLK 3
  646. /* CAMSYS_MRAW */
  647. #define CLK_CAM_MRAW_LARBX 0
  648. #define CLK_CAM_MRAW_CAMTG 1
  649. #define CLK_CAM_MRAW_MRAW0 2
  650. #define CLK_CAM_MRAW_MRAW1 3
  651. #define CLK_CAM_MRAW_MRAW2 4
  652. #define CLK_CAM_MRAW_MRAW3 5
  653. #define CLK_CAM_MRAW_NR_CLK 6
  654. /* CCUSYS */
  655. #define CLK_CCU_LARB18 0
  656. #define CLK_CCU_AHB 1
  657. #define CLK_CCU_CCU0 2
  658. #define CLK_CCU_CCU1 3
  659. #define CLK_CCU_NR_CLK 4
  660. /* VDECSYS_SOC */
  661. #define CLK_VDEC_SOC_LARB1 0
  662. #define CLK_VDEC_SOC_LAT 1
  663. #define CLK_VDEC_SOC_VDEC 2
  664. #define CLK_VDEC_SOC_NR_CLK 3
  665. /* VDECSYS */
  666. #define CLK_VDEC_LARB1 0
  667. #define CLK_VDEC_LAT 1
  668. #define CLK_VDEC_VDEC 2
  669. #define CLK_VDEC_NR_CLK 3
  670. /* VDECSYS_CORE1 */
  671. #define CLK_VDEC_CORE1_LARB1 0
  672. #define CLK_VDEC_CORE1_LAT 1
  673. #define CLK_VDEC_CORE1_VDEC 2
  674. #define CLK_VDEC_CORE1_NR_CLK 3
  675. /* APUSYS_PLL */
  676. #define CLK_APUSYS_PLL_APUPLL 0
  677. #define CLK_APUSYS_PLL_NPUPLL 1
  678. #define CLK_APUSYS_PLL_APUPLL1 2
  679. #define CLK_APUSYS_PLL_APUPLL2 3
  680. #define CLK_APUSYS_PLL_NR_CLK 4
  681. /* VENCSYS */
  682. #define CLK_VENC_LARB 0
  683. #define CLK_VENC_VENC 1
  684. #define CLK_VENC_JPGENC 2
  685. #define CLK_VENC_JPGDEC 3
  686. #define CLK_VENC_JPGDEC_C1 4
  687. #define CLK_VENC_GALS 5
  688. #define CLK_VENC_NR_CLK 6
  689. /* VENCSYS_CORE1 */
  690. #define CLK_VENC_CORE1_LARB 0
  691. #define CLK_VENC_CORE1_VENC 1
  692. #define CLK_VENC_CORE1_JPGENC 2
  693. #define CLK_VENC_CORE1_JPGDEC 3
  694. #define CLK_VENC_CORE1_JPGDEC_C1 4
  695. #define CLK_VENC_CORE1_GALS 5
  696. #define CLK_VENC_CORE1_NR_CLK 6
  697. /* VDOSYS0 */
  698. #define CLK_VDO0_DISP_OVL0 0
  699. #define CLK_VDO0_DISP_COLOR0 1
  700. #define CLK_VDO0_DISP_COLOR1 2
  701. #define CLK_VDO0_DISP_CCORR0 3
  702. #define CLK_VDO0_DISP_CCORR1 4
  703. #define CLK_VDO0_DISP_AAL0 5
  704. #define CLK_VDO0_DISP_AAL1 6
  705. #define CLK_VDO0_DISP_GAMMA0 7
  706. #define CLK_VDO0_DISP_GAMMA1 8
  707. #define CLK_VDO0_DISP_DITHER0 9
  708. #define CLK_VDO0_DISP_DITHER1 10
  709. #define CLK_VDO0_DISP_OVL1 11
  710. #define CLK_VDO0_DISP_WDMA0 12
  711. #define CLK_VDO0_DISP_WDMA1 13
  712. #define CLK_VDO0_DISP_RDMA0 14
  713. #define CLK_VDO0_DISP_RDMA1 15
  714. #define CLK_VDO0_DSI0 16
  715. #define CLK_VDO0_DSI1 17
  716. #define CLK_VDO0_DSC_WRAP0 18
  717. #define CLK_VDO0_VPP_MERGE0 19
  718. #define CLK_VDO0_DP_INTF0 20
  719. #define CLK_VDO0_DISP_MUTEX0 21
  720. #define CLK_VDO0_DISP_IL_ROT0 22
  721. #define CLK_VDO0_APB_BUS 23
  722. #define CLK_VDO0_FAKE_ENG0 24
  723. #define CLK_VDO0_FAKE_ENG1 25
  724. #define CLK_VDO0_DL_ASYNC0 26
  725. #define CLK_VDO0_DL_ASYNC1 27
  726. #define CLK_VDO0_DL_ASYNC2 28
  727. #define CLK_VDO0_DL_ASYNC3 29
  728. #define CLK_VDO0_DL_ASYNC4 30
  729. #define CLK_VDO0_DISP_MONITOR0 31
  730. #define CLK_VDO0_DISP_MONITOR1 32
  731. #define CLK_VDO0_DISP_MONITOR2 33
  732. #define CLK_VDO0_DISP_MONITOR3 34
  733. #define CLK_VDO0_DISP_MONITOR4 35
  734. #define CLK_VDO0_SMI_GALS 36
  735. #define CLK_VDO0_SMI_COMMON 37
  736. #define CLK_VDO0_SMI_EMI 38
  737. #define CLK_VDO0_SMI_IOMMU 39
  738. #define CLK_VDO0_SMI_LARB 40
  739. #define CLK_VDO0_SMI_RSI 41
  740. #define CLK_VDO0_DSI0_DSI 42
  741. #define CLK_VDO0_DSI1_DSI 43
  742. #define CLK_VDO0_DP_INTF0_DP_INTF 44
  743. #define CLK_VDO0_NR_CLK 45
  744. /* VDOSYS1 */
  745. #define CLK_VDO1_SMI_LARB2 0
  746. #define CLK_VDO1_SMI_LARB3 1
  747. #define CLK_VDO1_GALS 2
  748. #define CLK_VDO1_FAKE_ENG0 3
  749. #define CLK_VDO1_FAKE_ENG 4
  750. #define CLK_VDO1_MDP_RDMA0 5
  751. #define CLK_VDO1_MDP_RDMA1 6
  752. #define CLK_VDO1_MDP_RDMA2 7
  753. #define CLK_VDO1_MDP_RDMA3 8
  754. #define CLK_VDO1_VPP_MERGE0 9
  755. #define CLK_VDO1_VPP_MERGE1 10
  756. #define CLK_VDO1_VPP_MERGE2 11
  757. #define CLK_VDO1_VPP_MERGE3 12
  758. #define CLK_VDO1_VPP_MERGE4 13
  759. #define CLK_VDO1_VPP2_TO_VDO1_DL_ASYNC 14
  760. #define CLK_VDO1_VPP3_TO_VDO1_DL_ASYNC 15
  761. #define CLK_VDO1_DISP_MUTEX 16
  762. #define CLK_VDO1_MDP_RDMA4 17
  763. #define CLK_VDO1_MDP_RDMA5 18
  764. #define CLK_VDO1_MDP_RDMA6 19
  765. #define CLK_VDO1_MDP_RDMA7 20
  766. #define CLK_VDO1_DP_INTF0_MM 21
  767. #define CLK_VDO1_DPI0_MM 22
  768. #define CLK_VDO1_DPI1_MM 23
  769. #define CLK_VDO1_DISP_MONITOR 24
  770. #define CLK_VDO1_MERGE0_DL_ASYNC 25
  771. #define CLK_VDO1_MERGE1_DL_ASYNC 26
  772. #define CLK_VDO1_MERGE2_DL_ASYNC 27
  773. #define CLK_VDO1_MERGE3_DL_ASYNC 28
  774. #define CLK_VDO1_MERGE4_DL_ASYNC 29
  775. #define CLK_VDO1_VDO0_DSC_TO_VDO1_DL_ASYNC 30
  776. #define CLK_VDO1_VDO0_MERGE_TO_VDO1_DL_ASYNC 31
  777. #define CLK_VDO1_HDR_VDO_FE0 32
  778. #define CLK_VDO1_HDR_GFX_FE0 33
  779. #define CLK_VDO1_HDR_VDO_BE 34
  780. #define CLK_VDO1_HDR_VDO_FE1 35
  781. #define CLK_VDO1_HDR_GFX_FE1 36
  782. #define CLK_VDO1_DISP_MIXER 37
  783. #define CLK_VDO1_HDR_VDO_FE0_DL_ASYNC 38
  784. #define CLK_VDO1_HDR_VDO_FE1_DL_ASYNC 39
  785. #define CLK_VDO1_HDR_GFX_FE0_DL_ASYNC 40
  786. #define CLK_VDO1_HDR_GFX_FE1_DL_ASYNC 41
  787. #define CLK_VDO1_HDR_VDO_BE_DL_ASYNC 42
  788. #define CLK_VDO1_DPI0 43
  789. #define CLK_VDO1_DISP_MONITOR_DPI0 44
  790. #define CLK_VDO1_DPI1 45
  791. #define CLK_VDO1_DISP_MONITOR_DPI1 46
  792. #define CLK_VDO1_DPINTF 47
  793. #define CLK_VDO1_DISP_MONITOR_DPINTF 48
  794. #define CLK_VDO1_26M_SLOW 49
  795. #define CLK_VDO1_DPI1_HDMI 50
  796. #define CLK_VDO1_NR_CLK 51
  797. #endif /* _DT_BINDINGS_CLK_MT8195_H */