mt6797-clk.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2017 MediaTek Inc.
  4. * Author: Kevin Chen <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_MT6797_H
  7. #define _DT_BINDINGS_CLK_MT6797_H
  8. /* TOPCKGEN */
  9. #define CLK_TOP_MUX_ULPOSC_AXI_CK_MUX_PRE 1
  10. #define CLK_TOP_MUX_ULPOSC_AXI_CK_MUX 2
  11. #define CLK_TOP_MUX_AXI 3
  12. #define CLK_TOP_MUX_MEM 4
  13. #define CLK_TOP_MUX_DDRPHYCFG 5
  14. #define CLK_TOP_MUX_MM 6
  15. #define CLK_TOP_MUX_PWM 7
  16. #define CLK_TOP_MUX_VDEC 8
  17. #define CLK_TOP_MUX_VENC 9
  18. #define CLK_TOP_MUX_MFG 10
  19. #define CLK_TOP_MUX_CAMTG 11
  20. #define CLK_TOP_MUX_UART 12
  21. #define CLK_TOP_MUX_SPI 13
  22. #define CLK_TOP_MUX_ULPOSC_SPI_CK_MUX 14
  23. #define CLK_TOP_MUX_USB20 15
  24. #define CLK_TOP_MUX_MSDC50_0_HCLK 16
  25. #define CLK_TOP_MUX_MSDC50_0 17
  26. #define CLK_TOP_MUX_MSDC30_1 18
  27. #define CLK_TOP_MUX_MSDC30_2 19
  28. #define CLK_TOP_MUX_AUDIO 20
  29. #define CLK_TOP_MUX_AUD_INTBUS 21
  30. #define CLK_TOP_MUX_PMICSPI 22
  31. #define CLK_TOP_MUX_SCP 23
  32. #define CLK_TOP_MUX_ATB 24
  33. #define CLK_TOP_MUX_MJC 25
  34. #define CLK_TOP_MUX_DPI0 26
  35. #define CLK_TOP_MUX_AUD_1 27
  36. #define CLK_TOP_MUX_AUD_2 28
  37. #define CLK_TOP_MUX_SSUSB_TOP_SYS 29
  38. #define CLK_TOP_MUX_SPM 30
  39. #define CLK_TOP_MUX_BSI_SPI 31
  40. #define CLK_TOP_MUX_AUDIO_H 32
  41. #define CLK_TOP_MUX_ANC_MD32 33
  42. #define CLK_TOP_MUX_MFG_52M 34
  43. #define CLK_TOP_SYSPLL_CK 35
  44. #define CLK_TOP_SYSPLL_D2 36
  45. #define CLK_TOP_SYSPLL1_D2 37
  46. #define CLK_TOP_SYSPLL1_D4 38
  47. #define CLK_TOP_SYSPLL1_D8 39
  48. #define CLK_TOP_SYSPLL1_D16 40
  49. #define CLK_TOP_SYSPLL_D3 41
  50. #define CLK_TOP_SYSPLL_D3_D3 42
  51. #define CLK_TOP_SYSPLL2_D2 43
  52. #define CLK_TOP_SYSPLL2_D4 44
  53. #define CLK_TOP_SYSPLL2_D8 45
  54. #define CLK_TOP_SYSPLL_D5 46
  55. #define CLK_TOP_SYSPLL3_D2 47
  56. #define CLK_TOP_SYSPLL3_D4 48
  57. #define CLK_TOP_SYSPLL_D7 49
  58. #define CLK_TOP_SYSPLL4_D2 50
  59. #define CLK_TOP_SYSPLL4_D4 51
  60. #define CLK_TOP_UNIVPLL_CK 52
  61. #define CLK_TOP_UNIVPLL_D7 53
  62. #define CLK_TOP_UNIVPLL_D26 54
  63. #define CLK_TOP_SSUSB_PHY_48M_CK 55
  64. #define CLK_TOP_USB_PHY48M_CK 56
  65. #define CLK_TOP_UNIVPLL_D2 57
  66. #define CLK_TOP_UNIVPLL1_D2 58
  67. #define CLK_TOP_UNIVPLL1_D4 59
  68. #define CLK_TOP_UNIVPLL1_D8 60
  69. #define CLK_TOP_UNIVPLL_D3 61
  70. #define CLK_TOP_UNIVPLL2_D2 62
  71. #define CLK_TOP_UNIVPLL2_D4 63
  72. #define CLK_TOP_UNIVPLL2_D8 64
  73. #define CLK_TOP_UNIVPLL_D5 65
  74. #define CLK_TOP_UNIVPLL3_D2 66
  75. #define CLK_TOP_UNIVPLL3_D4 67
  76. #define CLK_TOP_UNIVPLL3_D8 68
  77. #define CLK_TOP_ULPOSC_CK_ORG 69
  78. #define CLK_TOP_ULPOSC_CK 70
  79. #define CLK_TOP_ULPOSC_D2 71
  80. #define CLK_TOP_ULPOSC_D3 72
  81. #define CLK_TOP_ULPOSC_D4 73
  82. #define CLK_TOP_ULPOSC_D8 74
  83. #define CLK_TOP_ULPOSC_D10 75
  84. #define CLK_TOP_APLL1_CK 76
  85. #define CLK_TOP_APLL2_CK 77
  86. #define CLK_TOP_MFGPLL_CK 78
  87. #define CLK_TOP_MFGPLL_D2 79
  88. #define CLK_TOP_IMGPLL_CK 80
  89. #define CLK_TOP_IMGPLL_D2 81
  90. #define CLK_TOP_IMGPLL_D4 82
  91. #define CLK_TOP_CODECPLL_CK 83
  92. #define CLK_TOP_CODECPLL_D2 84
  93. #define CLK_TOP_VDECPLL_CK 85
  94. #define CLK_TOP_TVDPLL_CK 86
  95. #define CLK_TOP_TVDPLL_D2 87
  96. #define CLK_TOP_TVDPLL_D4 88
  97. #define CLK_TOP_TVDPLL_D8 89
  98. #define CLK_TOP_TVDPLL_D16 90
  99. #define CLK_TOP_MSDCPLL_CK 91
  100. #define CLK_TOP_MSDCPLL_D2 92
  101. #define CLK_TOP_MSDCPLL_D4 93
  102. #define CLK_TOP_MSDCPLL_D8 94
  103. #define CLK_TOP_NR 95
  104. /* APMIXED_SYS */
  105. #define CLK_APMIXED_MAINPLL 1
  106. #define CLK_APMIXED_UNIVPLL 2
  107. #define CLK_APMIXED_MFGPLL 3
  108. #define CLK_APMIXED_MSDCPLL 4
  109. #define CLK_APMIXED_IMGPLL 5
  110. #define CLK_APMIXED_TVDPLL 6
  111. #define CLK_APMIXED_CODECPLL 7
  112. #define CLK_APMIXED_VDECPLL 8
  113. #define CLK_APMIXED_APLL1 9
  114. #define CLK_APMIXED_APLL2 10
  115. #define CLK_APMIXED_NR 11
  116. /* INFRA_SYS */
  117. #define CLK_INFRA_PMIC_TMR 1
  118. #define CLK_INFRA_PMIC_AP 2
  119. #define CLK_INFRA_PMIC_MD 3
  120. #define CLK_INFRA_PMIC_CONN 4
  121. #define CLK_INFRA_SCP 5
  122. #define CLK_INFRA_SEJ 6
  123. #define CLK_INFRA_APXGPT 7
  124. #define CLK_INFRA_SEJ_13M 8
  125. #define CLK_INFRA_ICUSB 9
  126. #define CLK_INFRA_GCE 10
  127. #define CLK_INFRA_THERM 11
  128. #define CLK_INFRA_I2C0 12
  129. #define CLK_INFRA_I2C1 13
  130. #define CLK_INFRA_I2C2 14
  131. #define CLK_INFRA_I2C3 15
  132. #define CLK_INFRA_PWM_HCLK 16
  133. #define CLK_INFRA_PWM1 17
  134. #define CLK_INFRA_PWM2 18
  135. #define CLK_INFRA_PWM3 19
  136. #define CLK_INFRA_PWM4 20
  137. #define CLK_INFRA_PWM 21
  138. #define CLK_INFRA_UART0 22
  139. #define CLK_INFRA_UART1 23
  140. #define CLK_INFRA_UART2 24
  141. #define CLK_INFRA_UART3 25
  142. #define CLK_INFRA_MD2MD_CCIF_0 26
  143. #define CLK_INFRA_MD2MD_CCIF_1 27
  144. #define CLK_INFRA_MD2MD_CCIF_2 28
  145. #define CLK_INFRA_FHCTL 29
  146. #define CLK_INFRA_BTIF 30
  147. #define CLK_INFRA_MD2MD_CCIF_3 31
  148. #define CLK_INFRA_SPI 32
  149. #define CLK_INFRA_MSDC0 33
  150. #define CLK_INFRA_MD2MD_CCIF_4 34
  151. #define CLK_INFRA_MSDC1 35
  152. #define CLK_INFRA_MSDC2 36
  153. #define CLK_INFRA_MD2MD_CCIF_5 37
  154. #define CLK_INFRA_GCPU 38
  155. #define CLK_INFRA_TRNG 39
  156. #define CLK_INFRA_AUXADC 40
  157. #define CLK_INFRA_CPUM 41
  158. #define CLK_INFRA_AP_C2K_CCIF_0 42
  159. #define CLK_INFRA_AP_C2K_CCIF_1 43
  160. #define CLK_INFRA_CLDMA 44
  161. #define CLK_INFRA_DISP_PWM 45
  162. #define CLK_INFRA_AP_DMA 46
  163. #define CLK_INFRA_DEVICE_APC 47
  164. #define CLK_INFRA_L2C_SRAM 48
  165. #define CLK_INFRA_CCIF_AP 49
  166. #define CLK_INFRA_AUDIO 50
  167. #define CLK_INFRA_CCIF_MD 51
  168. #define CLK_INFRA_DRAMC_F26M 52
  169. #define CLK_INFRA_I2C4 53
  170. #define CLK_INFRA_I2C_APPM 54
  171. #define CLK_INFRA_I2C_GPUPM 55
  172. #define CLK_INFRA_I2C2_IMM 56
  173. #define CLK_INFRA_I2C2_ARB 57
  174. #define CLK_INFRA_I2C3_IMM 58
  175. #define CLK_INFRA_I2C3_ARB 59
  176. #define CLK_INFRA_I2C5 60
  177. #define CLK_INFRA_SYS_CIRQ 61
  178. #define CLK_INFRA_SPI1 62
  179. #define CLK_INFRA_DRAMC_B_F26M 63
  180. #define CLK_INFRA_ANC_MD32 64
  181. #define CLK_INFRA_ANC_MD32_32K 65
  182. #define CLK_INFRA_DVFS_SPM1 66
  183. #define CLK_INFRA_AES_TOP0 67
  184. #define CLK_INFRA_AES_TOP1 68
  185. #define CLK_INFRA_SSUSB_BUS 69
  186. #define CLK_INFRA_SPI2 70
  187. #define CLK_INFRA_SPI3 71
  188. #define CLK_INFRA_SPI4 72
  189. #define CLK_INFRA_SPI5 73
  190. #define CLK_INFRA_IRTX 74
  191. #define CLK_INFRA_SSUSB_SYS 75
  192. #define CLK_INFRA_SSUSB_REF 76
  193. #define CLK_INFRA_AUDIO_26M 77
  194. #define CLK_INFRA_AUDIO_26M_PAD_TOP 78
  195. #define CLK_INFRA_MODEM_TEMP_SHARE 79
  196. #define CLK_INFRA_VAD_WRAP_SOC 80
  197. #define CLK_INFRA_DRAMC_CONF 81
  198. #define CLK_INFRA_DRAMC_B_CONF 82
  199. #define CLK_INFRA_MFG_VCG 83
  200. #define CLK_INFRA_13M 84
  201. #define CLK_INFRA_NR 85
  202. /* IMG_SYS */
  203. #define CLK_IMG_FDVT 1
  204. #define CLK_IMG_DPE 2
  205. #define CLK_IMG_DIP 3
  206. #define CLK_IMG_LARB6 4
  207. #define CLK_IMG_NR 5
  208. /* MM_SYS */
  209. #define CLK_MM_SMI_COMMON 1
  210. #define CLK_MM_SMI_LARB0 2
  211. #define CLK_MM_SMI_LARB5 3
  212. #define CLK_MM_CAM_MDP 4
  213. #define CLK_MM_MDP_RDMA0 5
  214. #define CLK_MM_MDP_RDMA1 6
  215. #define CLK_MM_MDP_RSZ0 7
  216. #define CLK_MM_MDP_RSZ1 8
  217. #define CLK_MM_MDP_RSZ2 9
  218. #define CLK_MM_MDP_TDSHP 10
  219. #define CLK_MM_MDP_COLOR 11
  220. #define CLK_MM_MDP_WDMA 12
  221. #define CLK_MM_MDP_WROT0 13
  222. #define CLK_MM_MDP_WROT1 14
  223. #define CLK_MM_FAKE_ENG 15
  224. #define CLK_MM_DISP_OVL0 16
  225. #define CLK_MM_DISP_OVL1 17
  226. #define CLK_MM_DISP_OVL0_2L 18
  227. #define CLK_MM_DISP_OVL1_2L 19
  228. #define CLK_MM_DISP_RDMA0 20
  229. #define CLK_MM_DISP_RDMA1 21
  230. #define CLK_MM_DISP_WDMA0 22
  231. #define CLK_MM_DISP_WDMA1 23
  232. #define CLK_MM_DISP_COLOR 24
  233. #define CLK_MM_DISP_CCORR 25
  234. #define CLK_MM_DISP_AAL 26
  235. #define CLK_MM_DISP_GAMMA 27
  236. #define CLK_MM_DISP_OD 28
  237. #define CLK_MM_DISP_DITHER 29
  238. #define CLK_MM_DISP_UFOE 30
  239. #define CLK_MM_DISP_DSC 31
  240. #define CLK_MM_DISP_SPLIT 32
  241. #define CLK_MM_DSI0_MM_CLOCK 33
  242. #define CLK_MM_DSI1_MM_CLOCK 34
  243. #define CLK_MM_DPI_MM_CLOCK 35
  244. #define CLK_MM_DPI_INTERFACE_CLOCK 36
  245. #define CLK_MM_LARB4_AXI_ASIF_MM_CLOCK 37
  246. #define CLK_MM_LARB4_AXI_ASIF_MJC_CLOCK 38
  247. #define CLK_MM_DISP_OVL0_MOUT_CLOCK 39
  248. #define CLK_MM_FAKE_ENG2 40
  249. #define CLK_MM_DSI0_INTERFACE_CLOCK 41
  250. #define CLK_MM_DSI1_INTERFACE_CLOCK 42
  251. #define CLK_MM_NR 43
  252. /* VDEC_SYS */
  253. #define CLK_VDEC_CKEN_ENG 1
  254. #define CLK_VDEC_ACTIVE 2
  255. #define CLK_VDEC_CKEN 3
  256. #define CLK_VDEC_LARB1_CKEN 4
  257. #define CLK_VDEC_NR 5
  258. /* VENC_SYS */
  259. #define CLK_VENC_0 1
  260. #define CLK_VENC_1 2
  261. #define CLK_VENC_2 3
  262. #define CLK_VENC_3 4
  263. #define CLK_VENC_NR 5
  264. #endif /* _DT_BINDINGS_CLK_MT6797_H */