mediatek,mt8365-clk.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /* SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
  2. *
  3. * Copyright (c) 2022 MediaTek Inc.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_MT8365_H
  6. #define _DT_BINDINGS_CLK_MT8365_H
  7. /* TOPCKGEN */
  8. #define CLK_TOP_CLK_NULL 0
  9. #define CLK_TOP_I2S0_BCK 1
  10. #define CLK_TOP_DSI0_LNTC_DSICK 2
  11. #define CLK_TOP_VPLL_DPIX 3
  12. #define CLK_TOP_LVDSTX_CLKDIG_CTS 4
  13. #define CLK_TOP_MFGPLL 5
  14. #define CLK_TOP_SYSPLL_D2 6
  15. #define CLK_TOP_SYSPLL1_D2 7
  16. #define CLK_TOP_SYSPLL1_D4 8
  17. #define CLK_TOP_SYSPLL1_D8 9
  18. #define CLK_TOP_SYSPLL1_D16 10
  19. #define CLK_TOP_SYSPLL_D3 11
  20. #define CLK_TOP_SYSPLL2_D2 12
  21. #define CLK_TOP_SYSPLL2_D4 13
  22. #define CLK_TOP_SYSPLL2_D8 14
  23. #define CLK_TOP_SYSPLL_D5 15
  24. #define CLK_TOP_SYSPLL3_D2 16
  25. #define CLK_TOP_SYSPLL3_D4 17
  26. #define CLK_TOP_SYSPLL_D7 18
  27. #define CLK_TOP_SYSPLL4_D2 19
  28. #define CLK_TOP_SYSPLL4_D4 20
  29. #define CLK_TOP_UNIVPLL 21
  30. #define CLK_TOP_UNIVPLL_D2 22
  31. #define CLK_TOP_UNIVPLL1_D2 23
  32. #define CLK_TOP_UNIVPLL1_D4 24
  33. #define CLK_TOP_UNIVPLL_D3 25
  34. #define CLK_TOP_UNIVPLL2_D2 26
  35. #define CLK_TOP_UNIVPLL2_D4 27
  36. #define CLK_TOP_UNIVPLL2_D8 28
  37. #define CLK_TOP_UNIVPLL2_D32 29
  38. #define CLK_TOP_UNIVPLL_D5 30
  39. #define CLK_TOP_UNIVPLL3_D2 31
  40. #define CLK_TOP_UNIVPLL3_D4 32
  41. #define CLK_TOP_MMPLL 33
  42. #define CLK_TOP_MMPLL_D2 34
  43. #define CLK_TOP_LVDSPLL_D2 35
  44. #define CLK_TOP_LVDSPLL_D4 36
  45. #define CLK_TOP_LVDSPLL_D8 37
  46. #define CLK_TOP_LVDSPLL_D16 38
  47. #define CLK_TOP_USB20_192M 39
  48. #define CLK_TOP_USB20_192M_D4 40
  49. #define CLK_TOP_USB20_192M_D8 41
  50. #define CLK_TOP_USB20_192M_D16 42
  51. #define CLK_TOP_USB20_192M_D32 43
  52. #define CLK_TOP_APLL1 44
  53. #define CLK_TOP_APLL1_D2 45
  54. #define CLK_TOP_APLL1_D4 46
  55. #define CLK_TOP_APLL1_D8 47
  56. #define CLK_TOP_APLL2 48
  57. #define CLK_TOP_APLL2_D2 49
  58. #define CLK_TOP_APLL2_D4 50
  59. #define CLK_TOP_APLL2_D8 51
  60. #define CLK_TOP_SYS_26M_D2 52
  61. #define CLK_TOP_MSDCPLL 53
  62. #define CLK_TOP_MSDCPLL_D2 54
  63. #define CLK_TOP_DSPPLL 55
  64. #define CLK_TOP_DSPPLL_D2 56
  65. #define CLK_TOP_DSPPLL_D4 57
  66. #define CLK_TOP_DSPPLL_D8 58
  67. #define CLK_TOP_APUPLL 59
  68. #define CLK_TOP_CLK26M_D52 60
  69. #define CLK_TOP_AXI_SEL 61
  70. #define CLK_TOP_MEM_SEL 62
  71. #define CLK_TOP_MM_SEL 63
  72. #define CLK_TOP_SCP_SEL 64
  73. #define CLK_TOP_MFG_SEL 65
  74. #define CLK_TOP_ATB_SEL 66
  75. #define CLK_TOP_CAMTG_SEL 67
  76. #define CLK_TOP_CAMTG1_SEL 68
  77. #define CLK_TOP_UART_SEL 69
  78. #define CLK_TOP_SPI_SEL 70
  79. #define CLK_TOP_MSDC50_0_HC_SEL 71
  80. #define CLK_TOP_MSDC2_2_HC_SEL 72
  81. #define CLK_TOP_MSDC50_0_SEL 73
  82. #define CLK_TOP_MSDC50_2_SEL 74
  83. #define CLK_TOP_MSDC30_1_SEL 75
  84. #define CLK_TOP_AUDIO_SEL 76
  85. #define CLK_TOP_AUD_INTBUS_SEL 77
  86. #define CLK_TOP_AUD_1_SEL 78
  87. #define CLK_TOP_AUD_2_SEL 79
  88. #define CLK_TOP_AUD_ENGEN1_SEL 80
  89. #define CLK_TOP_AUD_ENGEN2_SEL 81
  90. #define CLK_TOP_AUD_SPDIF_SEL 82
  91. #define CLK_TOP_DISP_PWM_SEL 83
  92. #define CLK_TOP_DXCC_SEL 84
  93. #define CLK_TOP_SSUSB_SYS_SEL 85
  94. #define CLK_TOP_SSUSB_XHCI_SEL 86
  95. #define CLK_TOP_SPM_SEL 87
  96. #define CLK_TOP_I2C_SEL 88
  97. #define CLK_TOP_PWM_SEL 89
  98. #define CLK_TOP_SENIF_SEL 90
  99. #define CLK_TOP_AES_FDE_SEL 91
  100. #define CLK_TOP_CAMTM_SEL 92
  101. #define CLK_TOP_DPI0_SEL 93
  102. #define CLK_TOP_DPI1_SEL 94
  103. #define CLK_TOP_DSP_SEL 95
  104. #define CLK_TOP_NFI2X_SEL 96
  105. #define CLK_TOP_NFIECC_SEL 97
  106. #define CLK_TOP_ECC_SEL 98
  107. #define CLK_TOP_ETH_SEL 99
  108. #define CLK_TOP_GCPU_SEL 100
  109. #define CLK_TOP_GCPU_CPM_SEL 101
  110. #define CLK_TOP_APU_SEL 102
  111. #define CLK_TOP_APU_IF_SEL 103
  112. #define CLK_TOP_MBIST_DIAG_SEL 104
  113. #define CLK_TOP_APLL_I2S0_SEL 105
  114. #define CLK_TOP_APLL_I2S1_SEL 106
  115. #define CLK_TOP_APLL_I2S2_SEL 107
  116. #define CLK_TOP_APLL_I2S3_SEL 108
  117. #define CLK_TOP_APLL_TDMOUT_SEL 109
  118. #define CLK_TOP_APLL_TDMIN_SEL 110
  119. #define CLK_TOP_APLL_SPDIF_SEL 111
  120. #define CLK_TOP_APLL12_CK_DIV0 112
  121. #define CLK_TOP_APLL12_CK_DIV1 113
  122. #define CLK_TOP_APLL12_CK_DIV2 114
  123. #define CLK_TOP_APLL12_CK_DIV3 115
  124. #define CLK_TOP_APLL12_CK_DIV4 116
  125. #define CLK_TOP_APLL12_CK_DIV4B 117
  126. #define CLK_TOP_APLL12_CK_DIV5 118
  127. #define CLK_TOP_APLL12_CK_DIV5B 119
  128. #define CLK_TOP_APLL12_CK_DIV6 120
  129. #define CLK_TOP_AUD_I2S0_M 121
  130. #define CLK_TOP_AUD_I2S1_M 122
  131. #define CLK_TOP_AUD_I2S2_M 123
  132. #define CLK_TOP_AUD_I2S3_M 124
  133. #define CLK_TOP_AUD_TDMOUT_M 125
  134. #define CLK_TOP_AUD_TDMOUT_B 126
  135. #define CLK_TOP_AUD_TDMIN_M 127
  136. #define CLK_TOP_AUD_TDMIN_B 128
  137. #define CLK_TOP_AUD_SPDIF_M 129
  138. #define CLK_TOP_USB20_48M_EN 130
  139. #define CLK_TOP_UNIVPLL_48M_EN 131
  140. #define CLK_TOP_LVDSTX_CLKDIG_EN 132
  141. #define CLK_TOP_VPLL_DPIX_EN 133
  142. #define CLK_TOP_SSUSB_TOP_CK_EN 134
  143. #define CLK_TOP_SSUSB_PHY_CK_EN 135
  144. #define CLK_TOP_CONN_32K 136
  145. #define CLK_TOP_CONN_26M 137
  146. #define CLK_TOP_DSP_32K 138
  147. #define CLK_TOP_DSP_26M 139
  148. #define CLK_TOP_NR_CLK 140
  149. /* INFRACFG */
  150. #define CLK_IFR_PMIC_TMR 0
  151. #define CLK_IFR_PMIC_AP 1
  152. #define CLK_IFR_PMIC_MD 2
  153. #define CLK_IFR_PMIC_CONN 3
  154. #define CLK_IFR_ICUSB 4
  155. #define CLK_IFR_GCE 5
  156. #define CLK_IFR_THERM 6
  157. #define CLK_IFR_PWM_HCLK 7
  158. #define CLK_IFR_PWM1 8
  159. #define CLK_IFR_PWM2 9
  160. #define CLK_IFR_PWM3 10
  161. #define CLK_IFR_PWM4 11
  162. #define CLK_IFR_PWM5 12
  163. #define CLK_IFR_PWM 13
  164. #define CLK_IFR_UART0 14
  165. #define CLK_IFR_UART1 15
  166. #define CLK_IFR_UART2 16
  167. #define CLK_IFR_DSP_UART 17
  168. #define CLK_IFR_GCE_26M 18
  169. #define CLK_IFR_CQ_DMA_FPC 19
  170. #define CLK_IFR_BTIF 20
  171. #define CLK_IFR_SPI0 21
  172. #define CLK_IFR_MSDC0_HCLK 22
  173. #define CLK_IFR_MSDC2_HCLK 23
  174. #define CLK_IFR_MSDC1_HCLK 24
  175. #define CLK_IFR_DVFSRC 25
  176. #define CLK_IFR_GCPU 26
  177. #define CLK_IFR_TRNG 27
  178. #define CLK_IFR_AUXADC 28
  179. #define CLK_IFR_CPUM 29
  180. #define CLK_IFR_AUXADC_MD 30
  181. #define CLK_IFR_AP_DMA 31
  182. #define CLK_IFR_DEBUGSYS 32
  183. #define CLK_IFR_AUDIO 33
  184. #define CLK_IFR_PWM_FBCLK6 34
  185. #define CLK_IFR_DISP_PWM 35
  186. #define CLK_IFR_AUD_26M_BK 36
  187. #define CLK_IFR_CQ_DMA 37
  188. #define CLK_IFR_MSDC0_SF 38
  189. #define CLK_IFR_MSDC1_SF 39
  190. #define CLK_IFR_MSDC2_SF 40
  191. #define CLK_IFR_AP_MSDC0 41
  192. #define CLK_IFR_MD_MSDC0 42
  193. #define CLK_IFR_MSDC0_SRC 43
  194. #define CLK_IFR_MSDC1_SRC 44
  195. #define CLK_IFR_MSDC2_SRC 45
  196. #define CLK_IFR_PWRAP_TMR 46
  197. #define CLK_IFR_PWRAP_SPI 47
  198. #define CLK_IFR_PWRAP_SYS 48
  199. #define CLK_IFR_MCU_PM_BK 49
  200. #define CLK_IFR_IRRX_26M 50
  201. #define CLK_IFR_IRRX_32K 51
  202. #define CLK_IFR_I2C0_AXI 52
  203. #define CLK_IFR_I2C1_AXI 53
  204. #define CLK_IFR_I2C2_AXI 54
  205. #define CLK_IFR_I2C3_AXI 55
  206. #define CLK_IFR_NIC_AXI 56
  207. #define CLK_IFR_NIC_SLV_AXI 57
  208. #define CLK_IFR_APU_AXI 58
  209. #define CLK_IFR_NFIECC 59
  210. #define CLK_IFR_NFIECC_BK 60
  211. #define CLK_IFR_NFI1X_BK 61
  212. #define CLK_IFR_NFI_BK 62
  213. #define CLK_IFR_MSDC2_AP_BK 63
  214. #define CLK_IFR_MSDC2_MD_BK 64
  215. #define CLK_IFR_MSDC2_BK 65
  216. #define CLK_IFR_SUSB_133_BK 66
  217. #define CLK_IFR_SUSB_66_BK 67
  218. #define CLK_IFR_SSUSB_SYS 68
  219. #define CLK_IFR_SSUSB_REF 69
  220. #define CLK_IFR_SSUSB_XHCI 70
  221. #define CLK_IFR_NR_CLK 71
  222. /* PERICFG */
  223. #define CLK_PERIAXI 0
  224. #define CLK_PERI_NR_CLK 1
  225. /* APMIXEDSYS */
  226. #define CLK_APMIXED_ARMPLL 0
  227. #define CLK_APMIXED_MAINPLL 1
  228. #define CLK_APMIXED_UNIVPLL 2
  229. #define CLK_APMIXED_MFGPLL 3
  230. #define CLK_APMIXED_MSDCPLL 4
  231. #define CLK_APMIXED_MMPLL 5
  232. #define CLK_APMIXED_APLL1 6
  233. #define CLK_APMIXED_APLL2 7
  234. #define CLK_APMIXED_LVDSPLL 8
  235. #define CLK_APMIXED_DSPPLL 9
  236. #define CLK_APMIXED_APUPLL 10
  237. #define CLK_APMIXED_UNIV_EN 11
  238. #define CLK_APMIXED_USB20_EN 12
  239. #define CLK_APMIXED_NR_CLK 13
  240. /* GCE */
  241. #define CLK_GCE_FAXI 0
  242. #define CLK_GCE_NR_CLK 1
  243. /* AUDIOTOP */
  244. #define CLK_AUD_AFE 0
  245. #define CLK_AUD_I2S 1
  246. #define CLK_AUD_22M 2
  247. #define CLK_AUD_24M 3
  248. #define CLK_AUD_INTDIR 4
  249. #define CLK_AUD_APLL2_TUNER 5
  250. #define CLK_AUD_APLL_TUNER 6
  251. #define CLK_AUD_SPDF 7
  252. #define CLK_AUD_HDMI 8
  253. #define CLK_AUD_HDMI_IN 9
  254. #define CLK_AUD_ADC 10
  255. #define CLK_AUD_DAC 11
  256. #define CLK_AUD_DAC_PREDIS 12
  257. #define CLK_AUD_TML 13
  258. #define CLK_AUD_I2S1_BK 14
  259. #define CLK_AUD_I2S2_BK 15
  260. #define CLK_AUD_I2S3_BK 16
  261. #define CLK_AUD_I2S4_BK 17
  262. #define CLK_AUD_NR_CLK 18
  263. /* MIPI_CSI0A */
  264. #define CLK_MIPI0A_CSR_CSI_EN_0A 0
  265. #define CLK_MIPI_RX_ANA_CSI0A_NR_CLK 1
  266. /* MIPI_CSI0B */
  267. #define CLK_MIPI0B_CSR_CSI_EN_0B 0
  268. #define CLK_MIPI_RX_ANA_CSI0B_NR_CLK 1
  269. /* MIPI_CSI1A */
  270. #define CLK_MIPI1A_CSR_CSI_EN_1A 0
  271. #define CLK_MIPI_RX_ANA_CSI1A_NR_CLK 1
  272. /* MIPI_CSI1B */
  273. #define CLK_MIPI1B_CSR_CSI_EN_1B 0
  274. #define CLK_MIPI_RX_ANA_CSI1B_NR_CLK 1
  275. /* MIPI_CSI2A */
  276. #define CLK_MIPI2A_CSR_CSI_EN_2A 0
  277. #define CLK_MIPI_RX_ANA_CSI2A_NR_CLK 1
  278. /* MIPI_CSI2B */
  279. #define CLK_MIPI2B_CSR_CSI_EN_2B 0
  280. #define CLK_MIPI_RX_ANA_CSI2B_NR_CLK 1
  281. /* MCUCFG */
  282. #define CLK_MCU_BUS_SEL 0
  283. #define CLK_MCU_NR_CLK 1
  284. /* MFGCFG */
  285. #define CLK_MFG_BG3D 0
  286. #define CLK_MFG_MBIST_DIAG 1
  287. #define CLK_MFG_NR_CLK 2
  288. /* MMSYS */
  289. #define CLK_MM_MM_MDP_RDMA0 0
  290. #define CLK_MM_MM_MDP_CCORR0 1
  291. #define CLK_MM_MM_MDP_RSZ0 2
  292. #define CLK_MM_MM_MDP_RSZ1 3
  293. #define CLK_MM_MM_MDP_TDSHP0 4
  294. #define CLK_MM_MM_MDP_WROT0 5
  295. #define CLK_MM_MM_MDP_WDMA0 6
  296. #define CLK_MM_MM_DISP_OVL0 7
  297. #define CLK_MM_MM_DISP_OVL0_2L 8
  298. #define CLK_MM_MM_DISP_RSZ0 9
  299. #define CLK_MM_MM_DISP_RDMA0 10
  300. #define CLK_MM_MM_DISP_WDMA0 11
  301. #define CLK_MM_MM_DISP_COLOR0 12
  302. #define CLK_MM_MM_DISP_CCORR0 13
  303. #define CLK_MM_MM_DISP_AAL0 14
  304. #define CLK_MM_MM_DISP_GAMMA0 15
  305. #define CLK_MM_MM_DISP_DITHER0 16
  306. #define CLK_MM_MM_DSI0 17
  307. #define CLK_MM_MM_DISP_RDMA1 18
  308. #define CLK_MM_MM_MDP_RDMA1 19
  309. #define CLK_MM_DPI0_DPI0 20
  310. #define CLK_MM_MM_FAKE 21
  311. #define CLK_MM_MM_SMI_COMMON 22
  312. #define CLK_MM_MM_SMI_LARB0 23
  313. #define CLK_MM_MM_SMI_COMM0 24
  314. #define CLK_MM_MM_SMI_COMM1 25
  315. #define CLK_MM_MM_CAM_MDP 26
  316. #define CLK_MM_MM_SMI_IMG 27
  317. #define CLK_MM_MM_SMI_CAM 28
  318. #define CLK_MM_IMG_IMG_DL_RELAY 29
  319. #define CLK_MM_IMG_IMG_DL_ASYNC_TOP 30
  320. #define CLK_MM_DSI0_DIG_DSI 31
  321. #define CLK_MM_26M_HRTWT 32
  322. #define CLK_MM_MM_DPI0 33
  323. #define CLK_MM_LVDSTX_PXL 34
  324. #define CLK_MM_LVDSTX_CTS 35
  325. #define CLK_MM_NR_CLK 36
  326. /* IMGSYS */
  327. #define CLK_CAM_LARB2 0
  328. #define CLK_CAM 1
  329. #define CLK_CAMTG 2
  330. #define CLK_CAM_SENIF 3
  331. #define CLK_CAMSV0 4
  332. #define CLK_CAMSV1 5
  333. #define CLK_CAM_FDVT 6
  334. #define CLK_CAM_WPE 7
  335. #define CLK_CAM_NR_CLK 8
  336. /* VDECSYS */
  337. #define CLK_VDEC_VDEC 0
  338. #define CLK_VDEC_LARB1 1
  339. #define CLK_VDEC_NR_CLK 2
  340. /* VENCSYS */
  341. #define CLK_VENC 0
  342. #define CLK_VENC_JPGENC 1
  343. #define CLK_VENC_NR_CLK 2
  344. /* APUSYS */
  345. #define CLK_APU_IPU_CK 0
  346. #define CLK_APU_AXI 1
  347. #define CLK_APU_JTAG 2
  348. #define CLK_APU_IF_CK 3
  349. #define CLK_APU_EDMA 4
  350. #define CLK_APU_AHB 5
  351. #define CLK_APU_NR_CLK 6
  352. #endif /* _DT_BINDINGS_CLK_MT8365_H */