k210-clk.h 1.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (C) 2019-20 Sean Anderson <[email protected]>
  4. * Copyright (c) 2020 Western Digital Corporation or its affiliates.
  5. */
  6. #ifndef CLOCK_K210_CLK_H
  7. #define CLOCK_K210_CLK_H
  8. /*
  9. * Kendryte K210 SoC clock identifiers (arbitrary values).
  10. */
  11. #define K210_CLK_CPU 0
  12. #define K210_CLK_SRAM0 1
  13. #define K210_CLK_SRAM1 2
  14. #define K210_CLK_AI 3
  15. #define K210_CLK_DMA 4
  16. #define K210_CLK_FFT 5
  17. #define K210_CLK_ROM 6
  18. #define K210_CLK_DVP 7
  19. #define K210_CLK_APB0 8
  20. #define K210_CLK_APB1 9
  21. #define K210_CLK_APB2 10
  22. #define K210_CLK_I2S0 11
  23. #define K210_CLK_I2S1 12
  24. #define K210_CLK_I2S2 13
  25. #define K210_CLK_I2S0_M 14
  26. #define K210_CLK_I2S1_M 15
  27. #define K210_CLK_I2S2_M 16
  28. #define K210_CLK_WDT0 17
  29. #define K210_CLK_WDT1 18
  30. #define K210_CLK_SPI0 19
  31. #define K210_CLK_SPI1 20
  32. #define K210_CLK_SPI2 21
  33. #define K210_CLK_I2C0 22
  34. #define K210_CLK_I2C1 23
  35. #define K210_CLK_I2C2 24
  36. #define K210_CLK_SPI3 25
  37. #define K210_CLK_TIMER0 26
  38. #define K210_CLK_TIMER1 27
  39. #define K210_CLK_TIMER2 28
  40. #define K210_CLK_GPIO 29
  41. #define K210_CLK_UART1 30
  42. #define K210_CLK_UART2 31
  43. #define K210_CLK_UART3 32
  44. #define K210_CLK_FPIOA 33
  45. #define K210_CLK_SHA 34
  46. #define K210_CLK_AES 35
  47. #define K210_CLK_OTP 36
  48. #define K210_CLK_RTC 37
  49. #define K210_NUM_CLKS 38
  50. #endif /* CLOCK_K210_CLK_H */