imx7ulp-clock.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  4. * Copyright 2017~2018 NXP
  5. *
  6. */
  7. #ifndef __DT_BINDINGS_CLOCK_IMX7ULP_H
  8. #define __DT_BINDINGS_CLOCK_IMX7ULP_H
  9. /* SCG1 */
  10. #define IMX7ULP_CLK_DUMMY 0
  11. #define IMX7ULP_CLK_ROSC 1
  12. #define IMX7ULP_CLK_SOSC 2
  13. #define IMX7ULP_CLK_FIRC 3
  14. #define IMX7ULP_CLK_SPLL_PRE_SEL 4
  15. #define IMX7ULP_CLK_SPLL_PRE_DIV 5
  16. #define IMX7ULP_CLK_SPLL 6
  17. #define IMX7ULP_CLK_SPLL_POST_DIV1 7
  18. #define IMX7ULP_CLK_SPLL_POST_DIV2 8
  19. #define IMX7ULP_CLK_SPLL_PFD0 9
  20. #define IMX7ULP_CLK_SPLL_PFD1 10
  21. #define IMX7ULP_CLK_SPLL_PFD2 11
  22. #define IMX7ULP_CLK_SPLL_PFD3 12
  23. #define IMX7ULP_CLK_SPLL_PFD_SEL 13
  24. #define IMX7ULP_CLK_SPLL_SEL 14
  25. #define IMX7ULP_CLK_APLL_PRE_SEL 15
  26. #define IMX7ULP_CLK_APLL_PRE_DIV 16
  27. #define IMX7ULP_CLK_APLL 17
  28. #define IMX7ULP_CLK_APLL_POST_DIV1 18
  29. #define IMX7ULP_CLK_APLL_POST_DIV2 19
  30. #define IMX7ULP_CLK_APLL_PFD0 20
  31. #define IMX7ULP_CLK_APLL_PFD1 21
  32. #define IMX7ULP_CLK_APLL_PFD2 22
  33. #define IMX7ULP_CLK_APLL_PFD3 23
  34. #define IMX7ULP_CLK_APLL_PFD_SEL 24
  35. #define IMX7ULP_CLK_APLL_SEL 25
  36. #define IMX7ULP_CLK_UPLL 26
  37. #define IMX7ULP_CLK_SYS_SEL 27
  38. #define IMX7ULP_CLK_CORE_DIV 28
  39. #define IMX7ULP_CLK_BUS_DIV 29
  40. #define IMX7ULP_CLK_PLAT_DIV 30
  41. #define IMX7ULP_CLK_DDR_SEL 31
  42. #define IMX7ULP_CLK_DDR_DIV 32
  43. #define IMX7ULP_CLK_NIC_SEL 33
  44. #define IMX7ULP_CLK_NIC0_DIV 34
  45. #define IMX7ULP_CLK_GPU_DIV 35
  46. #define IMX7ULP_CLK_NIC1_DIV 36
  47. #define IMX7ULP_CLK_NIC1_BUS_DIV 37
  48. #define IMX7ULP_CLK_NIC1_EXT_DIV 38
  49. /* IMX7ULP_CLK_MIPI_PLL is unsupported and shouldn't be used in DT */
  50. #define IMX7ULP_CLK_MIPI_PLL 39
  51. #define IMX7ULP_CLK_SIRC 40
  52. #define IMX7ULP_CLK_SOSC_BUS_CLK 41
  53. #define IMX7ULP_CLK_FIRC_BUS_CLK 42
  54. #define IMX7ULP_CLK_SPLL_BUS_CLK 43
  55. #define IMX7ULP_CLK_HSRUN_SYS_SEL 44
  56. #define IMX7ULP_CLK_HSRUN_CORE_DIV 45
  57. #define IMX7ULP_CLK_CORE 46
  58. #define IMX7ULP_CLK_HSRUN_CORE 47
  59. #define IMX7ULP_CLK_SCG1_END 48
  60. /* PCC2 */
  61. #define IMX7ULP_CLK_DMA1 0
  62. #define IMX7ULP_CLK_RGPIO2P1 1
  63. #define IMX7ULP_CLK_FLEXBUS 2
  64. #define IMX7ULP_CLK_SEMA42_1 3
  65. #define IMX7ULP_CLK_DMA_MUX1 4
  66. #define IMX7ULP_CLK_CAAM 6
  67. #define IMX7ULP_CLK_LPTPM4 7
  68. #define IMX7ULP_CLK_LPTPM5 8
  69. #define IMX7ULP_CLK_LPIT1 9
  70. #define IMX7ULP_CLK_LPSPI2 10
  71. #define IMX7ULP_CLK_LPSPI3 11
  72. #define IMX7ULP_CLK_LPI2C4 12
  73. #define IMX7ULP_CLK_LPI2C5 13
  74. #define IMX7ULP_CLK_LPUART4 14
  75. #define IMX7ULP_CLK_LPUART5 15
  76. #define IMX7ULP_CLK_FLEXIO1 16
  77. #define IMX7ULP_CLK_USB0 17
  78. #define IMX7ULP_CLK_USB1 18
  79. #define IMX7ULP_CLK_USB_PHY 19
  80. #define IMX7ULP_CLK_USB_PL301 20
  81. #define IMX7ULP_CLK_USDHC0 21
  82. #define IMX7ULP_CLK_USDHC1 22
  83. #define IMX7ULP_CLK_WDG1 23
  84. #define IMX7ULP_CLK_WDG2 24
  85. #define IMX7ULP_CLK_PCC2_END 25
  86. /* PCC3 */
  87. #define IMX7ULP_CLK_LPTPM6 0
  88. #define IMX7ULP_CLK_LPTPM7 1
  89. #define IMX7ULP_CLK_LPI2C6 2
  90. #define IMX7ULP_CLK_LPI2C7 3
  91. #define IMX7ULP_CLK_LPUART6 4
  92. #define IMX7ULP_CLK_LPUART7 5
  93. #define IMX7ULP_CLK_VIU 6
  94. #define IMX7ULP_CLK_DSI 7
  95. #define IMX7ULP_CLK_LCDIF 8
  96. #define IMX7ULP_CLK_MMDC 9
  97. #define IMX7ULP_CLK_PCTLC 10
  98. #define IMX7ULP_CLK_PCTLD 11
  99. #define IMX7ULP_CLK_PCTLE 12
  100. #define IMX7ULP_CLK_PCTLF 13
  101. #define IMX7ULP_CLK_GPU3D 14
  102. #define IMX7ULP_CLK_GPU2D 15
  103. #define IMX7ULP_CLK_PCC3_END 16
  104. /* SMC1 */
  105. #define IMX7ULP_CLK_ARM 0
  106. #define IMX7ULP_CLK_SMC1_END 1
  107. #endif /* __DT_BINDINGS_CLOCK_IMX7ULP_H */