hi3620-clock.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (c) 2012-2013 Hisilicon Limited.
  4. * Copyright (c) 2012-2013 Linaro Limited.
  5. *
  6. * Author: Haojian Zhuang <[email protected]>
  7. * Xin Li <[email protected]>
  8. */
  9. #ifndef __DTS_HI3620_CLOCK_H
  10. #define __DTS_HI3620_CLOCK_H
  11. #define HI3620_NONE_CLOCK 0
  12. /* fixed rate & fixed factor clocks */
  13. #define HI3620_OSC32K 1
  14. #define HI3620_OSC26M 2
  15. #define HI3620_PCLK 3
  16. #define HI3620_PLL_ARM0 4
  17. #define HI3620_PLL_ARM1 5
  18. #define HI3620_PLL_PERI 6
  19. #define HI3620_PLL_USB 7
  20. #define HI3620_PLL_HDMI 8
  21. #define HI3620_PLL_GPU 9
  22. #define HI3620_RCLK_TCXO 10
  23. #define HI3620_RCLK_CFGAXI 11
  24. #define HI3620_RCLK_PICO 12
  25. /* mux clocks */
  26. #define HI3620_TIMER0_MUX 32
  27. #define HI3620_TIMER1_MUX 33
  28. #define HI3620_TIMER2_MUX 34
  29. #define HI3620_TIMER3_MUX 35
  30. #define HI3620_TIMER4_MUX 36
  31. #define HI3620_TIMER5_MUX 37
  32. #define HI3620_TIMER6_MUX 38
  33. #define HI3620_TIMER7_MUX 39
  34. #define HI3620_TIMER8_MUX 40
  35. #define HI3620_TIMER9_MUX 41
  36. #define HI3620_UART0_MUX 42
  37. #define HI3620_UART1_MUX 43
  38. #define HI3620_UART2_MUX 44
  39. #define HI3620_UART3_MUX 45
  40. #define HI3620_UART4_MUX 46
  41. #define HI3620_SPI0_MUX 47
  42. #define HI3620_SPI1_MUX 48
  43. #define HI3620_SPI2_MUX 49
  44. #define HI3620_SAXI_MUX 50
  45. #define HI3620_PWM0_MUX 51
  46. #define HI3620_PWM1_MUX 52
  47. #define HI3620_SD_MUX 53
  48. #define HI3620_MMC1_MUX 54
  49. #define HI3620_MMC1_MUX2 55
  50. #define HI3620_G2D_MUX 56
  51. #define HI3620_VENC_MUX 57
  52. #define HI3620_VDEC_MUX 58
  53. #define HI3620_VPP_MUX 59
  54. #define HI3620_EDC0_MUX 60
  55. #define HI3620_LDI0_MUX 61
  56. #define HI3620_EDC1_MUX 62
  57. #define HI3620_LDI1_MUX 63
  58. #define HI3620_RCLK_HSIC 64
  59. #define HI3620_MMC2_MUX 65
  60. #define HI3620_MMC3_MUX 66
  61. /* divider clocks */
  62. #define HI3620_SHAREAXI_DIV 128
  63. #define HI3620_CFGAXI_DIV 129
  64. #define HI3620_SD_DIV 130
  65. #define HI3620_MMC1_DIV 131
  66. #define HI3620_HSIC_DIV 132
  67. #define HI3620_MMC2_DIV 133
  68. #define HI3620_MMC3_DIV 134
  69. /* gate clocks */
  70. #define HI3620_TIMERCLK01 160
  71. #define HI3620_TIMER_RCLK01 161
  72. #define HI3620_TIMERCLK23 162
  73. #define HI3620_TIMER_RCLK23 163
  74. #define HI3620_TIMERCLK45 164
  75. #define HI3620_TIMERCLK67 165
  76. #define HI3620_TIMERCLK89 166
  77. #define HI3620_RTCCLK 167
  78. #define HI3620_KPC_CLK 168
  79. #define HI3620_GPIOCLK0 169
  80. #define HI3620_GPIOCLK1 170
  81. #define HI3620_GPIOCLK2 171
  82. #define HI3620_GPIOCLK3 172
  83. #define HI3620_GPIOCLK4 173
  84. #define HI3620_GPIOCLK5 174
  85. #define HI3620_GPIOCLK6 175
  86. #define HI3620_GPIOCLK7 176
  87. #define HI3620_GPIOCLK8 177
  88. #define HI3620_GPIOCLK9 178
  89. #define HI3620_GPIOCLK10 179
  90. #define HI3620_GPIOCLK11 180
  91. #define HI3620_GPIOCLK12 181
  92. #define HI3620_GPIOCLK13 182
  93. #define HI3620_GPIOCLK14 183
  94. #define HI3620_GPIOCLK15 184
  95. #define HI3620_GPIOCLK16 185
  96. #define HI3620_GPIOCLK17 186
  97. #define HI3620_GPIOCLK18 187
  98. #define HI3620_GPIOCLK19 188
  99. #define HI3620_GPIOCLK20 189
  100. #define HI3620_GPIOCLK21 190
  101. #define HI3620_DPHY0_CLK 191
  102. #define HI3620_DPHY1_CLK 192
  103. #define HI3620_DPHY2_CLK 193
  104. #define HI3620_USBPHY_CLK 194
  105. #define HI3620_ACP_CLK 195
  106. #define HI3620_PWMCLK0 196
  107. #define HI3620_PWMCLK1 197
  108. #define HI3620_UARTCLK0 198
  109. #define HI3620_UARTCLK1 199
  110. #define HI3620_UARTCLK2 200
  111. #define HI3620_UARTCLK3 201
  112. #define HI3620_UARTCLK4 202
  113. #define HI3620_SPICLK0 203
  114. #define HI3620_SPICLK1 204
  115. #define HI3620_SPICLK2 205
  116. #define HI3620_I2CCLK0 206
  117. #define HI3620_I2CCLK1 207
  118. #define HI3620_I2CCLK2 208
  119. #define HI3620_I2CCLK3 209
  120. #define HI3620_SCI_CLK 210
  121. #define HI3620_DDRC_PER_CLK 211
  122. #define HI3620_DMAC_CLK 212
  123. #define HI3620_USB2DVC_CLK 213
  124. #define HI3620_SD_CLK 214
  125. #define HI3620_MMC_CLK1 215
  126. #define HI3620_MMC_CLK2 216
  127. #define HI3620_MMC_CLK3 217
  128. #define HI3620_MCU_CLK 218
  129. #define HI3620_SD_CIUCLK 0
  130. #define HI3620_MMC_CIUCLK1 1
  131. #define HI3620_MMC_CIUCLK2 2
  132. #define HI3620_MMC_CIUCLK3 3
  133. #define HI3620_NR_CLKS 219
  134. #endif /* __DTS_HI3620_CLOCK_H */