hi3559av100-clock.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /* SPDX-License-Identifier: GPL-2.0-or-later or BSD-2-Clause */
  2. /*
  3. * Copyright (c) 2019-2020, Huawei Tech. Co., Ltd.
  4. *
  5. * Author: Dongjiu Geng <[email protected]>
  6. */
  7. #ifndef __DTS_HI3559AV100_CLOCK_H
  8. #define __DTS_HI3559AV100_CLOCK_H
  9. /* fixed rate */
  10. #define HI3559AV100_FIXED_1188M 1
  11. #define HI3559AV100_FIXED_1000M 2
  12. #define HI3559AV100_FIXED_842M 3
  13. #define HI3559AV100_FIXED_792M 4
  14. #define HI3559AV100_FIXED_750M 5
  15. #define HI3559AV100_FIXED_710M 6
  16. #define HI3559AV100_FIXED_680M 7
  17. #define HI3559AV100_FIXED_667M 8
  18. #define HI3559AV100_FIXED_631M 9
  19. #define HI3559AV100_FIXED_600M 10
  20. #define HI3559AV100_FIXED_568M 11
  21. #define HI3559AV100_FIXED_500M 12
  22. #define HI3559AV100_FIXED_475M 13
  23. #define HI3559AV100_FIXED_428M 14
  24. #define HI3559AV100_FIXED_400M 15
  25. #define HI3559AV100_FIXED_396M 16
  26. #define HI3559AV100_FIXED_300M 17
  27. #define HI3559AV100_FIXED_250M 18
  28. #define HI3559AV100_FIXED_198M 19
  29. #define HI3559AV100_FIXED_187p5M 20
  30. #define HI3559AV100_FIXED_150M 21
  31. #define HI3559AV100_FIXED_148p5M 22
  32. #define HI3559AV100_FIXED_125M 23
  33. #define HI3559AV100_FIXED_107M 24
  34. #define HI3559AV100_FIXED_100M 25
  35. #define HI3559AV100_FIXED_99M 26
  36. #define HI3559AV100_FIXED_74p25M 27
  37. #define HI3559AV100_FIXED_72M 28
  38. #define HI3559AV100_FIXED_60M 29
  39. #define HI3559AV100_FIXED_54M 30
  40. #define HI3559AV100_FIXED_50M 31
  41. #define HI3559AV100_FIXED_49p5M 32
  42. #define HI3559AV100_FIXED_37p125M 33
  43. #define HI3559AV100_FIXED_36M 34
  44. #define HI3559AV100_FIXED_32p4M 35
  45. #define HI3559AV100_FIXED_27M 36
  46. #define HI3559AV100_FIXED_25M 37
  47. #define HI3559AV100_FIXED_24M 38
  48. #define HI3559AV100_FIXED_12M 39
  49. #define HI3559AV100_FIXED_3M 40
  50. #define HI3559AV100_FIXED_1p6M 41
  51. #define HI3559AV100_FIXED_400K 42
  52. #define HI3559AV100_FIXED_100K 43
  53. #define HI3559AV100_FIXED_200M 44
  54. #define HI3559AV100_FIXED_75M 75
  55. #define HI3559AV100_I2C0_CLK 50
  56. #define HI3559AV100_I2C1_CLK 51
  57. #define HI3559AV100_I2C2_CLK 52
  58. #define HI3559AV100_I2C3_CLK 53
  59. #define HI3559AV100_I2C4_CLK 54
  60. #define HI3559AV100_I2C5_CLK 55
  61. #define HI3559AV100_I2C6_CLK 56
  62. #define HI3559AV100_I2C7_CLK 57
  63. #define HI3559AV100_I2C8_CLK 58
  64. #define HI3559AV100_I2C9_CLK 59
  65. #define HI3559AV100_I2C10_CLK 60
  66. #define HI3559AV100_I2C11_CLK 61
  67. #define HI3559AV100_SPI0_CLK 62
  68. #define HI3559AV100_SPI1_CLK 63
  69. #define HI3559AV100_SPI2_CLK 64
  70. #define HI3559AV100_SPI3_CLK 65
  71. #define HI3559AV100_SPI4_CLK 66
  72. #define HI3559AV100_SPI5_CLK 67
  73. #define HI3559AV100_SPI6_CLK 68
  74. #define HI3559AV100_EDMAC_CLK 69
  75. #define HI3559AV100_EDMAC_AXICLK 70
  76. #define HI3559AV100_EDMAC1_CLK 71
  77. #define HI3559AV100_EDMAC1_AXICLK 72
  78. #define HI3559AV100_VDMAC_CLK 73
  79. /* mux clocks */
  80. #define HI3559AV100_FMC_MUX 80
  81. #define HI3559AV100_SYSAPB_MUX 81
  82. #define HI3559AV100_UART_MUX 82
  83. #define HI3559AV100_SYSBUS_MUX 83
  84. #define HI3559AV100_A73_MUX 84
  85. #define HI3559AV100_MMC0_MUX 85
  86. #define HI3559AV100_MMC1_MUX 86
  87. #define HI3559AV100_MMC2_MUX 87
  88. #define HI3559AV100_MMC3_MUX 88
  89. /* gate clocks */
  90. #define HI3559AV100_FMC_CLK 90
  91. #define HI3559AV100_UART0_CLK 91
  92. #define HI3559AV100_UART1_CLK 92
  93. #define HI3559AV100_UART2_CLK 93
  94. #define HI3559AV100_UART3_CLK 94
  95. #define HI3559AV100_UART4_CLK 95
  96. #define HI3559AV100_MMC0_CLK 96
  97. #define HI3559AV100_MMC1_CLK 97
  98. #define HI3559AV100_MMC2_CLK 98
  99. #define HI3559AV100_MMC3_CLK 99
  100. #define HI3559AV100_ETH_CLK 100
  101. #define HI3559AV100_ETH_MACIF_CLK 101
  102. #define HI3559AV100_ETH1_CLK 102
  103. #define HI3559AV100_ETH1_MACIF_CLK 103
  104. /* complex */
  105. #define HI3559AV100_MAC0_CLK 110
  106. #define HI3559AV100_MAC1_CLK 111
  107. #define HI3559AV100_SATA_CLK 112
  108. #define HI3559AV100_USB_CLK 113
  109. #define HI3559AV100_USB1_CLK 114
  110. /* pll clocks */
  111. #define HI3559AV100_APLL_CLK 250
  112. #define HI3559AV100_GPLL_CLK 251
  113. #define HI3559AV100_CRG_NR_CLKS 256
  114. #define HI3559AV100_SHUB_SOURCE_SOC_24M 0
  115. #define HI3559AV100_SHUB_SOURCE_SOC_200M 1
  116. #define HI3559AV100_SHUB_SOURCE_SOC_300M 2
  117. #define HI3559AV100_SHUB_SOURCE_PLL 3
  118. #define HI3559AV100_SHUB_SOURCE_CLK 4
  119. #define HI3559AV100_SHUB_I2C0_CLK 10
  120. #define HI3559AV100_SHUB_I2C1_CLK 11
  121. #define HI3559AV100_SHUB_I2C2_CLK 12
  122. #define HI3559AV100_SHUB_I2C3_CLK 13
  123. #define HI3559AV100_SHUB_I2C4_CLK 14
  124. #define HI3559AV100_SHUB_I2C5_CLK 15
  125. #define HI3559AV100_SHUB_I2C6_CLK 16
  126. #define HI3559AV100_SHUB_I2C7_CLK 17
  127. #define HI3559AV100_SHUB_SPI_SOURCE_CLK 20
  128. #define HI3559AV100_SHUB_SPI4_SOURCE_CLK 21
  129. #define HI3559AV100_SHUB_SPI0_CLK 22
  130. #define HI3559AV100_SHUB_SPI1_CLK 23
  131. #define HI3559AV100_SHUB_SPI2_CLK 24
  132. #define HI3559AV100_SHUB_SPI3_CLK 25
  133. #define HI3559AV100_SHUB_SPI4_CLK 26
  134. #define HI3559AV100_SHUB_UART_CLK_32K 30
  135. #define HI3559AV100_SHUB_UART_SOURCE_CLK 31
  136. #define HI3559AV100_SHUB_UART_DIV_CLK 32
  137. #define HI3559AV100_SHUB_UART0_CLK 33
  138. #define HI3559AV100_SHUB_UART1_CLK 34
  139. #define HI3559AV100_SHUB_UART2_CLK 35
  140. #define HI3559AV100_SHUB_UART3_CLK 36
  141. #define HI3559AV100_SHUB_UART4_CLK 37
  142. #define HI3559AV100_SHUB_UART5_CLK 38
  143. #define HI3559AV100_SHUB_UART6_CLK 39
  144. #define HI3559AV100_SHUB_EDMAC_CLK 40
  145. #define HI3559AV100_SHUB_NR_CLKS 50
  146. #endif /* __DTS_HI3559AV100_CLOCK_H */