drm_scdc.h 2.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright (c) 2015 NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #ifndef DRM_SCDC_H
  24. #define DRM_SCDC_H
  25. #define SCDC_SINK_VERSION 0x01
  26. #define SCDC_SOURCE_VERSION 0x02
  27. #define SCDC_UPDATE_0 0x10
  28. #define SCDC_READ_REQUEST_TEST (1 << 2)
  29. #define SCDC_CED_UPDATE (1 << 1)
  30. #define SCDC_STATUS_UPDATE (1 << 0)
  31. #define SCDC_UPDATE_1 0x11
  32. #define SCDC_TMDS_CONFIG 0x20
  33. #define SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 (1 << 1)
  34. #define SCDC_TMDS_BIT_CLOCK_RATIO_BY_10 (0 << 1)
  35. #define SCDC_SCRAMBLING_ENABLE (1 << 0)
  36. #define SCDC_SCRAMBLER_STATUS 0x21
  37. #define SCDC_SCRAMBLING_STATUS (1 << 0)
  38. #define SCDC_CONFIG_0 0x30
  39. #define SCDC_READ_REQUEST_ENABLE (1 << 0)
  40. #define SCDC_STATUS_FLAGS_0 0x40
  41. #define SCDC_CH2_LOCK (1 << 3)
  42. #define SCDC_CH1_LOCK (1 << 2)
  43. #define SCDC_CH0_LOCK (1 << 1)
  44. #define SCDC_CH_LOCK_MASK (SCDC_CH2_LOCK | SCDC_CH1_LOCK | SCDC_CH0_LOCK)
  45. #define SCDC_CLOCK_DETECT (1 << 0)
  46. #define SCDC_STATUS_FLAGS_1 0x41
  47. #define SCDC_ERR_DET_0_L 0x50
  48. #define SCDC_ERR_DET_0_H 0x51
  49. #define SCDC_ERR_DET_1_L 0x52
  50. #define SCDC_ERR_DET_1_H 0x53
  51. #define SCDC_ERR_DET_2_L 0x54
  52. #define SCDC_ERR_DET_2_H 0x55
  53. #define SCDC_CHANNEL_VALID (1 << 7)
  54. #define SCDC_ERR_DET_CHECKSUM 0x56
  55. #define SCDC_TEST_CONFIG_0 0xc0
  56. #define SCDC_TEST_READ_REQUEST (1 << 7)
  57. #define SCDC_TEST_READ_REQUEST_DELAY(x) ((x) & 0x7f)
  58. #define SCDC_MANUFACTURER_IEEE_OUI 0xd0
  59. #define SCDC_MANUFACTURER_IEEE_OUI_SIZE 3
  60. #define SCDC_DEVICE_ID 0xd3
  61. #define SCDC_DEVICE_ID_SIZE 8
  62. #define SCDC_DEVICE_HARDWARE_REVISION 0xdb
  63. #define SCDC_GET_DEVICE_HARDWARE_REVISION_MAJOR(x) (((x) >> 4) & 0xf)
  64. #define SCDC_GET_DEVICE_HARDWARE_REVISION_MINOR(x) (((x) >> 0) & 0xf)
  65. #define SCDC_DEVICE_SOFTWARE_MAJOR_REVISION 0xdc
  66. #define SCDC_DEVICE_SOFTWARE_MINOR_REVISION 0xdd
  67. #define SCDC_MANUFACTURER_SPECIFIC 0xde
  68. #define SCDC_MANUFACTURER_SPECIFIC_SIZE 34
  69. #endif