123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138 |
- #include <linux/delay.h>
- #include <linux/io.h>
- #include <linux/platform_device.h>
- #ifndef __CLOCKSOURCE_DMTIMER_H
- #define __CLOCKSOURCE_DMTIMER_H
- #define OMAP_TIMER_SRC_SYS_CLK 0x00
- #define OMAP_TIMER_SRC_32_KHZ 0x01
- #define OMAP_TIMER_SRC_EXT_CLK 0x02
- #define OMAP_TIMER_INT_CAPTURE (1 << 2)
- #define OMAP_TIMER_INT_OVERFLOW (1 << 1)
- #define OMAP_TIMER_INT_MATCH (1 << 0)
- #define OMAP_TIMER_TRIGGER_NONE 0x00
- #define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
- #define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
- #define OMAP_TIMER_SECURE 0x80000000
- #define OMAP_TIMER_ALWON 0x40000000
- #define OMAP_TIMER_HAS_PWM 0x20000000
- #define OMAP_TIMER_NEEDS_RESET 0x10000000
- #define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
- struct omap_dm_timer {
- };
- int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
- u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
- #define OMAP_TIMER_ID_OFFSET 0x00
- #define OMAP_TIMER_OCP_CFG_OFFSET 0x10
- #define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
- #define OMAP_TIMER_V1_STAT_OFFSET 0x18
- #define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
- #define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
- #define OMAP_TIMER_V2_IRQSTATUS 0x28
- #define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
- #define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
- #define OMAP_TIMER_V2_FUNC_OFFSET 0x14
- #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
- #define _OMAP_TIMER_CTRL_OFFSET 0x24
- #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
- #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
- #define OMAP_TIMER_CTRL_PT (1 << 12)
- #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
- #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
- #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
- #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
- #define OMAP_TIMER_CTRL_CE (1 << 6)
- #define OMAP_TIMER_CTRL_PRE (1 << 5)
- #define OMAP_TIMER_CTRL_PTV_SHIFT 2
- #define OMAP_TIMER_CTRL_POSTED (1 << 2)
- #define OMAP_TIMER_CTRL_AR (1 << 1)
- #define OMAP_TIMER_CTRL_ST (1 << 0)
- #define _OMAP_TIMER_COUNTER_OFFSET 0x28
- #define _OMAP_TIMER_LOAD_OFFSET 0x2c
- #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
- #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
- #define WP_NONE 0
- #define WP_TCLR (1 << 0)
- #define WP_TCRR (1 << 1)
- #define WP_TLDR (1 << 2)
- #define WP_TTGR (1 << 3)
- #define WP_TMAR (1 << 4)
- #define WP_TPIR (1 << 5)
- #define WP_TNIR (1 << 6)
- #define WP_TCVR (1 << 7)
- #define WP_TOCR (1 << 8)
- #define WP_TOWR (1 << 9)
- #define _OMAP_TIMER_MATCH_OFFSET 0x38
- #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
- #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
- #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44
- #define _OMAP_TIMER_TICK_POS_OFFSET 0x48
- #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c
- #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50
- #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54
- #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58
- #endif
|