pm8916_wdt.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/bitops.h>
  3. #include <linux/interrupt.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/of.h>
  7. #include <linux/property.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/watchdog.h>
  11. #define PON_POFF_REASON1 0x0c
  12. #define PON_POFF_REASON1_PMIC_WD BIT(2)
  13. #define PON_POFF_REASON2 0x0d
  14. #define PON_POFF_REASON2_UVLO BIT(5)
  15. #define PON_POFF_REASON2_OTST3 BIT(6)
  16. #define PON_INT_RT_STS 0x10
  17. #define PMIC_WD_BARK_STS_BIT BIT(6)
  18. #define PON_PMIC_WD_RESET_S1_TIMER 0x54
  19. #define PON_PMIC_WD_RESET_S2_TIMER 0x55
  20. #define PON_PMIC_WD_RESET_S2_CTL 0x56
  21. #define RESET_TYPE_WARM 0x01
  22. #define RESET_TYPE_SHUTDOWN 0x04
  23. #define RESET_TYPE_HARD 0x07
  24. #define PON_PMIC_WD_RESET_S2_CTL2 0x57
  25. #define S2_RESET_EN_BIT BIT(7)
  26. #define PON_PMIC_WD_RESET_PET 0x58
  27. #define WATCHDOG_PET_BIT BIT(0)
  28. #define PM8916_WDT_DEFAULT_TIMEOUT 32
  29. #define PM8916_WDT_MIN_TIMEOUT 1
  30. #define PM8916_WDT_MAX_TIMEOUT 127
  31. struct pm8916_wdt {
  32. struct regmap *regmap;
  33. struct watchdog_device wdev;
  34. u32 baseaddr;
  35. };
  36. static int pm8916_wdt_start(struct watchdog_device *wdev)
  37. {
  38. struct pm8916_wdt *wdt = watchdog_get_drvdata(wdev);
  39. return regmap_update_bits(wdt->regmap,
  40. wdt->baseaddr + PON_PMIC_WD_RESET_S2_CTL2,
  41. S2_RESET_EN_BIT, S2_RESET_EN_BIT);
  42. }
  43. static int pm8916_wdt_stop(struct watchdog_device *wdev)
  44. {
  45. struct pm8916_wdt *wdt = watchdog_get_drvdata(wdev);
  46. return regmap_update_bits(wdt->regmap,
  47. wdt->baseaddr + PON_PMIC_WD_RESET_S2_CTL2,
  48. S2_RESET_EN_BIT, 0);
  49. }
  50. static int pm8916_wdt_ping(struct watchdog_device *wdev)
  51. {
  52. struct pm8916_wdt *wdt = watchdog_get_drvdata(wdev);
  53. return regmap_write(wdt->regmap, wdt->baseaddr + PON_PMIC_WD_RESET_PET,
  54. WATCHDOG_PET_BIT);
  55. }
  56. static int pm8916_wdt_configure_timers(struct watchdog_device *wdev)
  57. {
  58. struct pm8916_wdt *wdt = watchdog_get_drvdata(wdev);
  59. int err;
  60. err = regmap_write(wdt->regmap,
  61. wdt->baseaddr + PON_PMIC_WD_RESET_S1_TIMER,
  62. wdev->timeout - wdev->pretimeout);
  63. if (err)
  64. return err;
  65. return regmap_write(wdt->regmap,
  66. wdt->baseaddr + PON_PMIC_WD_RESET_S2_TIMER,
  67. wdev->pretimeout);
  68. }
  69. static int pm8916_wdt_set_timeout(struct watchdog_device *wdev,
  70. unsigned int timeout)
  71. {
  72. wdev->timeout = timeout;
  73. return pm8916_wdt_configure_timers(wdev);
  74. }
  75. static int pm8916_wdt_set_pretimeout(struct watchdog_device *wdev,
  76. unsigned int pretimeout)
  77. {
  78. wdev->pretimeout = pretimeout;
  79. return pm8916_wdt_configure_timers(wdev);
  80. }
  81. static irqreturn_t pm8916_wdt_isr(int irq, void *arg)
  82. {
  83. struct pm8916_wdt *wdt = arg;
  84. int err, sts;
  85. err = regmap_read(wdt->regmap, wdt->baseaddr + PON_INT_RT_STS, &sts);
  86. if (err)
  87. return IRQ_HANDLED;
  88. if (sts & PMIC_WD_BARK_STS_BIT)
  89. watchdog_notify_pretimeout(&wdt->wdev);
  90. return IRQ_HANDLED;
  91. }
  92. static const struct watchdog_info pm8916_wdt_ident = {
  93. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE |
  94. WDIOF_OVERHEAT | WDIOF_CARDRESET | WDIOF_POWERUNDER,
  95. .identity = "QCOM PM8916 PON WDT",
  96. };
  97. static const struct watchdog_info pm8916_wdt_pt_ident = {
  98. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE |
  99. WDIOF_OVERHEAT | WDIOF_CARDRESET | WDIOF_POWERUNDER |
  100. WDIOF_PRETIMEOUT,
  101. .identity = "QCOM PM8916 PON WDT",
  102. };
  103. static const struct watchdog_ops pm8916_wdt_ops = {
  104. .owner = THIS_MODULE,
  105. .start = pm8916_wdt_start,
  106. .stop = pm8916_wdt_stop,
  107. .ping = pm8916_wdt_ping,
  108. .set_timeout = pm8916_wdt_set_timeout,
  109. .set_pretimeout = pm8916_wdt_set_pretimeout,
  110. };
  111. static int pm8916_wdt_probe(struct platform_device *pdev)
  112. {
  113. struct device *dev = &pdev->dev;
  114. struct pm8916_wdt *wdt;
  115. struct device *parent;
  116. unsigned int val;
  117. int err, irq;
  118. u8 poff[2];
  119. wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
  120. if (!wdt)
  121. return -ENOMEM;
  122. parent = dev->parent;
  123. /*
  124. * The pm8916-pon-wdt is a child of the pon device, which is a child
  125. * of the pm8916 mfd device. We want access to the pm8916 registers.
  126. * Retrieve regmap from pm8916 (parent->parent) and base address
  127. * from pm8916-pon (pon).
  128. */
  129. wdt->regmap = dev_get_regmap(parent->parent, NULL);
  130. if (!wdt->regmap) {
  131. dev_err(dev, "failed to locate regmap\n");
  132. return -ENODEV;
  133. }
  134. err = device_property_read_u32(parent, "reg", &wdt->baseaddr);
  135. if (err) {
  136. dev_err(dev, "failed to get pm8916-pon address\n");
  137. return err;
  138. }
  139. irq = platform_get_irq(pdev, 0);
  140. if (irq > 0) {
  141. err = devm_request_irq(dev, irq, pm8916_wdt_isr, 0,
  142. "pm8916_wdt", wdt);
  143. if (err)
  144. return err;
  145. wdt->wdev.info = &pm8916_wdt_pt_ident;
  146. } else {
  147. if (irq == -EPROBE_DEFER)
  148. return -EPROBE_DEFER;
  149. wdt->wdev.info = &pm8916_wdt_ident;
  150. }
  151. err = regmap_bulk_read(wdt->regmap, wdt->baseaddr + PON_POFF_REASON1,
  152. &poff, ARRAY_SIZE(poff));
  153. if (err) {
  154. dev_err(dev, "failed to read POFF reason: %d\n", err);
  155. return err;
  156. }
  157. dev_dbg(dev, "POFF reason: %#x %#x\n", poff[0], poff[1]);
  158. if (poff[0] & PON_POFF_REASON1_PMIC_WD)
  159. wdt->wdev.bootstatus |= WDIOF_CARDRESET;
  160. if (poff[1] & PON_POFF_REASON2_UVLO)
  161. wdt->wdev.bootstatus |= WDIOF_POWERUNDER;
  162. if (poff[1] & PON_POFF_REASON2_OTST3)
  163. wdt->wdev.bootstatus |= WDIOF_OVERHEAT;
  164. err = regmap_read(wdt->regmap, wdt->baseaddr + PON_PMIC_WD_RESET_S2_CTL2,
  165. &val);
  166. if (err) {
  167. dev_err(dev, "failed to check if watchdog is active: %d\n", err);
  168. return err;
  169. }
  170. if (val & S2_RESET_EN_BIT)
  171. set_bit(WDOG_HW_RUNNING, &wdt->wdev.status);
  172. /* Configure watchdog to hard-reset mode */
  173. err = regmap_write(wdt->regmap,
  174. wdt->baseaddr + PON_PMIC_WD_RESET_S2_CTL,
  175. RESET_TYPE_HARD);
  176. if (err) {
  177. dev_err(dev, "failed configure watchdog\n");
  178. return err;
  179. }
  180. wdt->wdev.ops = &pm8916_wdt_ops,
  181. wdt->wdev.parent = dev;
  182. wdt->wdev.min_timeout = PM8916_WDT_MIN_TIMEOUT;
  183. wdt->wdev.max_timeout = PM8916_WDT_MAX_TIMEOUT;
  184. wdt->wdev.timeout = PM8916_WDT_DEFAULT_TIMEOUT;
  185. wdt->wdev.pretimeout = 0;
  186. watchdog_set_drvdata(&wdt->wdev, wdt);
  187. platform_set_drvdata(pdev, wdt);
  188. watchdog_init_timeout(&wdt->wdev, 0, dev);
  189. pm8916_wdt_configure_timers(&wdt->wdev);
  190. return devm_watchdog_register_device(dev, &wdt->wdev);
  191. }
  192. static int __maybe_unused pm8916_wdt_suspend(struct device *dev)
  193. {
  194. struct pm8916_wdt *wdt = dev_get_drvdata(dev);
  195. if (watchdog_active(&wdt->wdev))
  196. return pm8916_wdt_stop(&wdt->wdev);
  197. return 0;
  198. }
  199. static int __maybe_unused pm8916_wdt_resume(struct device *dev)
  200. {
  201. struct pm8916_wdt *wdt = dev_get_drvdata(dev);
  202. if (watchdog_active(&wdt->wdev))
  203. return pm8916_wdt_start(&wdt->wdev);
  204. return 0;
  205. }
  206. static SIMPLE_DEV_PM_OPS(pm8916_wdt_pm_ops, pm8916_wdt_suspend,
  207. pm8916_wdt_resume);
  208. static const struct of_device_id pm8916_wdt_id_table[] = {
  209. { .compatible = "qcom,pm8916-wdt" },
  210. { }
  211. };
  212. MODULE_DEVICE_TABLE(of, pm8916_wdt_id_table);
  213. static struct platform_driver pm8916_wdt_driver = {
  214. .probe = pm8916_wdt_probe,
  215. .driver = {
  216. .name = "pm8916-wdt",
  217. .of_match_table = of_match_ptr(pm8916_wdt_id_table),
  218. .pm = &pm8916_wdt_pm_ops,
  219. },
  220. };
  221. module_platform_driver(pm8916_wdt_driver);
  222. MODULE_AUTHOR("Loic Poulain <[email protected]>");
  223. MODULE_DESCRIPTION("Qualcomm pm8916 watchdog driver");
  224. MODULE_LICENSE("GPL v2");