mtk_wdt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Mediatek Watchdog Driver
  4. *
  5. * Copyright (C) 2014 Matthias Brugger
  6. *
  7. * Matthias Brugger <[email protected]>
  8. *
  9. * Based on sunxi_wdt.c
  10. */
  11. #include <dt-bindings/reset/mt2712-resets.h>
  12. #include <dt-bindings/reset/mt7986-resets.h>
  13. #include <dt-bindings/reset/mt8183-resets.h>
  14. #include <dt-bindings/reset/mt8186-resets.h>
  15. #include <dt-bindings/reset/mt8192-resets.h>
  16. #include <dt-bindings/reset/mt8195-resets.h>
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/reset-controller.h>
  28. #include <linux/types.h>
  29. #include <linux/watchdog.h>
  30. #include <linux/interrupt.h>
  31. #define WDT_MAX_TIMEOUT 31
  32. #define WDT_MIN_TIMEOUT 2
  33. #define WDT_LENGTH_TIMEOUT(n) ((n) << 5)
  34. #define WDT_LENGTH 0x04
  35. #define WDT_LENGTH_KEY 0x8
  36. #define WDT_RST 0x08
  37. #define WDT_RST_RELOAD 0x1971
  38. #define WDT_MODE 0x00
  39. #define WDT_MODE_EN (1 << 0)
  40. #define WDT_MODE_EXT_POL_LOW (0 << 1)
  41. #define WDT_MODE_EXT_POL_HIGH (1 << 1)
  42. #define WDT_MODE_EXRST_EN (1 << 2)
  43. #define WDT_MODE_IRQ_EN (1 << 3)
  44. #define WDT_MODE_AUTO_START (1 << 4)
  45. #define WDT_MODE_DUAL_EN (1 << 6)
  46. #define WDT_MODE_KEY 0x22000000
  47. #define WDT_SWRST 0x14
  48. #define WDT_SWRST_KEY 0x1209
  49. #define WDT_SWSYSRST 0x18U
  50. #define WDT_SWSYS_RST_KEY 0x88000000
  51. #define DRV_NAME "mtk-wdt"
  52. #define DRV_VERSION "1.0"
  53. static bool nowayout = WATCHDOG_NOWAYOUT;
  54. static unsigned int timeout;
  55. struct mtk_wdt_dev {
  56. struct watchdog_device wdt_dev;
  57. void __iomem *wdt_base;
  58. spinlock_t lock; /* protects WDT_SWSYSRST reg */
  59. struct reset_controller_dev rcdev;
  60. bool disable_wdt_extrst;
  61. };
  62. struct mtk_wdt_data {
  63. int toprgu_sw_rst_num;
  64. };
  65. static const struct mtk_wdt_data mt2712_data = {
  66. .toprgu_sw_rst_num = MT2712_TOPRGU_SW_RST_NUM,
  67. };
  68. static const struct mtk_wdt_data mt7986_data = {
  69. .toprgu_sw_rst_num = MT7986_TOPRGU_SW_RST_NUM,
  70. };
  71. static const struct mtk_wdt_data mt8183_data = {
  72. .toprgu_sw_rst_num = MT8183_TOPRGU_SW_RST_NUM,
  73. };
  74. static const struct mtk_wdt_data mt8186_data = {
  75. .toprgu_sw_rst_num = MT8186_TOPRGU_SW_RST_NUM,
  76. };
  77. static const struct mtk_wdt_data mt8192_data = {
  78. .toprgu_sw_rst_num = MT8192_TOPRGU_SW_RST_NUM,
  79. };
  80. static const struct mtk_wdt_data mt8195_data = {
  81. .toprgu_sw_rst_num = MT8195_TOPRGU_SW_RST_NUM,
  82. };
  83. static int toprgu_reset_update(struct reset_controller_dev *rcdev,
  84. unsigned long id, bool assert)
  85. {
  86. unsigned int tmp;
  87. unsigned long flags;
  88. struct mtk_wdt_dev *data =
  89. container_of(rcdev, struct mtk_wdt_dev, rcdev);
  90. spin_lock_irqsave(&data->lock, flags);
  91. tmp = readl(data->wdt_base + WDT_SWSYSRST);
  92. if (assert)
  93. tmp |= BIT(id);
  94. else
  95. tmp &= ~BIT(id);
  96. tmp |= WDT_SWSYS_RST_KEY;
  97. writel(tmp, data->wdt_base + WDT_SWSYSRST);
  98. spin_unlock_irqrestore(&data->lock, flags);
  99. return 0;
  100. }
  101. static int toprgu_reset_assert(struct reset_controller_dev *rcdev,
  102. unsigned long id)
  103. {
  104. return toprgu_reset_update(rcdev, id, true);
  105. }
  106. static int toprgu_reset_deassert(struct reset_controller_dev *rcdev,
  107. unsigned long id)
  108. {
  109. return toprgu_reset_update(rcdev, id, false);
  110. }
  111. static int toprgu_reset(struct reset_controller_dev *rcdev,
  112. unsigned long id)
  113. {
  114. int ret;
  115. ret = toprgu_reset_assert(rcdev, id);
  116. if (ret)
  117. return ret;
  118. return toprgu_reset_deassert(rcdev, id);
  119. }
  120. static const struct reset_control_ops toprgu_reset_ops = {
  121. .assert = toprgu_reset_assert,
  122. .deassert = toprgu_reset_deassert,
  123. .reset = toprgu_reset,
  124. };
  125. static int toprgu_register_reset_controller(struct platform_device *pdev,
  126. int rst_num)
  127. {
  128. int ret;
  129. struct mtk_wdt_dev *mtk_wdt = platform_get_drvdata(pdev);
  130. spin_lock_init(&mtk_wdt->lock);
  131. mtk_wdt->rcdev.owner = THIS_MODULE;
  132. mtk_wdt->rcdev.nr_resets = rst_num;
  133. mtk_wdt->rcdev.ops = &toprgu_reset_ops;
  134. mtk_wdt->rcdev.of_node = pdev->dev.of_node;
  135. ret = devm_reset_controller_register(&pdev->dev, &mtk_wdt->rcdev);
  136. if (ret != 0)
  137. dev_err(&pdev->dev,
  138. "couldn't register wdt reset controller: %d\n", ret);
  139. return ret;
  140. }
  141. static int mtk_wdt_restart(struct watchdog_device *wdt_dev,
  142. unsigned long action, void *data)
  143. {
  144. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  145. void __iomem *wdt_base;
  146. wdt_base = mtk_wdt->wdt_base;
  147. while (1) {
  148. writel(WDT_SWRST_KEY, wdt_base + WDT_SWRST);
  149. mdelay(5);
  150. }
  151. return 0;
  152. }
  153. static int mtk_wdt_ping(struct watchdog_device *wdt_dev)
  154. {
  155. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  156. void __iomem *wdt_base = mtk_wdt->wdt_base;
  157. iowrite32(WDT_RST_RELOAD, wdt_base + WDT_RST);
  158. return 0;
  159. }
  160. static int mtk_wdt_set_timeout(struct watchdog_device *wdt_dev,
  161. unsigned int timeout)
  162. {
  163. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  164. void __iomem *wdt_base = mtk_wdt->wdt_base;
  165. u32 reg;
  166. wdt_dev->timeout = timeout;
  167. /*
  168. * In dual mode, irq will be triggered at timeout / 2
  169. * the real timeout occurs at timeout
  170. */
  171. if (wdt_dev->pretimeout)
  172. wdt_dev->pretimeout = timeout / 2;
  173. /*
  174. * One bit is the value of 512 ticks
  175. * The clock has 32 KHz
  176. */
  177. reg = WDT_LENGTH_TIMEOUT((timeout - wdt_dev->pretimeout) << 6)
  178. | WDT_LENGTH_KEY;
  179. iowrite32(reg, wdt_base + WDT_LENGTH);
  180. mtk_wdt_ping(wdt_dev);
  181. return 0;
  182. }
  183. static void mtk_wdt_init(struct watchdog_device *wdt_dev)
  184. {
  185. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  186. void __iomem *wdt_base;
  187. wdt_base = mtk_wdt->wdt_base;
  188. if (readl(wdt_base + WDT_MODE) & WDT_MODE_EN) {
  189. set_bit(WDOG_HW_RUNNING, &wdt_dev->status);
  190. mtk_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
  191. }
  192. }
  193. static int mtk_wdt_stop(struct watchdog_device *wdt_dev)
  194. {
  195. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  196. void __iomem *wdt_base = mtk_wdt->wdt_base;
  197. u32 reg;
  198. reg = readl(wdt_base + WDT_MODE);
  199. reg &= ~WDT_MODE_EN;
  200. reg |= WDT_MODE_KEY;
  201. iowrite32(reg, wdt_base + WDT_MODE);
  202. return 0;
  203. }
  204. static int mtk_wdt_start(struct watchdog_device *wdt_dev)
  205. {
  206. u32 reg;
  207. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev);
  208. void __iomem *wdt_base = mtk_wdt->wdt_base;
  209. int ret;
  210. ret = mtk_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
  211. if (ret < 0)
  212. return ret;
  213. reg = ioread32(wdt_base + WDT_MODE);
  214. if (wdt_dev->pretimeout)
  215. reg |= (WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN);
  216. else
  217. reg &= ~(WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN);
  218. if (mtk_wdt->disable_wdt_extrst)
  219. reg &= ~WDT_MODE_EXRST_EN;
  220. reg |= (WDT_MODE_EN | WDT_MODE_KEY);
  221. iowrite32(reg, wdt_base + WDT_MODE);
  222. return 0;
  223. }
  224. static int mtk_wdt_set_pretimeout(struct watchdog_device *wdd,
  225. unsigned int timeout)
  226. {
  227. struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdd);
  228. void __iomem *wdt_base = mtk_wdt->wdt_base;
  229. u32 reg = ioread32(wdt_base + WDT_MODE);
  230. if (timeout && !wdd->pretimeout) {
  231. wdd->pretimeout = wdd->timeout / 2;
  232. reg |= (WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN);
  233. } else if (!timeout && wdd->pretimeout) {
  234. wdd->pretimeout = 0;
  235. reg &= ~(WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN);
  236. } else {
  237. return 0;
  238. }
  239. reg |= WDT_MODE_KEY;
  240. iowrite32(reg, wdt_base + WDT_MODE);
  241. return mtk_wdt_set_timeout(wdd, wdd->timeout);
  242. }
  243. static irqreturn_t mtk_wdt_isr(int irq, void *arg)
  244. {
  245. struct watchdog_device *wdd = arg;
  246. watchdog_notify_pretimeout(wdd);
  247. return IRQ_HANDLED;
  248. }
  249. static const struct watchdog_info mtk_wdt_info = {
  250. .identity = DRV_NAME,
  251. .options = WDIOF_SETTIMEOUT |
  252. WDIOF_KEEPALIVEPING |
  253. WDIOF_MAGICCLOSE,
  254. };
  255. static const struct watchdog_info mtk_wdt_pt_info = {
  256. .identity = DRV_NAME,
  257. .options = WDIOF_SETTIMEOUT |
  258. WDIOF_PRETIMEOUT |
  259. WDIOF_KEEPALIVEPING |
  260. WDIOF_MAGICCLOSE,
  261. };
  262. static const struct watchdog_ops mtk_wdt_ops = {
  263. .owner = THIS_MODULE,
  264. .start = mtk_wdt_start,
  265. .stop = mtk_wdt_stop,
  266. .ping = mtk_wdt_ping,
  267. .set_timeout = mtk_wdt_set_timeout,
  268. .set_pretimeout = mtk_wdt_set_pretimeout,
  269. .restart = mtk_wdt_restart,
  270. };
  271. static int mtk_wdt_probe(struct platform_device *pdev)
  272. {
  273. struct device *dev = &pdev->dev;
  274. struct mtk_wdt_dev *mtk_wdt;
  275. const struct mtk_wdt_data *wdt_data;
  276. int err, irq;
  277. mtk_wdt = devm_kzalloc(dev, sizeof(*mtk_wdt), GFP_KERNEL);
  278. if (!mtk_wdt)
  279. return -ENOMEM;
  280. platform_set_drvdata(pdev, mtk_wdt);
  281. mtk_wdt->wdt_base = devm_platform_ioremap_resource(pdev, 0);
  282. if (IS_ERR(mtk_wdt->wdt_base))
  283. return PTR_ERR(mtk_wdt->wdt_base);
  284. irq = platform_get_irq_optional(pdev, 0);
  285. if (irq > 0) {
  286. err = devm_request_irq(&pdev->dev, irq, mtk_wdt_isr, 0, "wdt_bark",
  287. &mtk_wdt->wdt_dev);
  288. if (err)
  289. return err;
  290. mtk_wdt->wdt_dev.info = &mtk_wdt_pt_info;
  291. mtk_wdt->wdt_dev.pretimeout = WDT_MAX_TIMEOUT / 2;
  292. } else {
  293. if (irq == -EPROBE_DEFER)
  294. return -EPROBE_DEFER;
  295. mtk_wdt->wdt_dev.info = &mtk_wdt_info;
  296. }
  297. mtk_wdt->wdt_dev.ops = &mtk_wdt_ops;
  298. mtk_wdt->wdt_dev.timeout = WDT_MAX_TIMEOUT;
  299. mtk_wdt->wdt_dev.max_hw_heartbeat_ms = WDT_MAX_TIMEOUT * 1000;
  300. mtk_wdt->wdt_dev.min_timeout = WDT_MIN_TIMEOUT;
  301. mtk_wdt->wdt_dev.parent = dev;
  302. watchdog_init_timeout(&mtk_wdt->wdt_dev, timeout, dev);
  303. watchdog_set_nowayout(&mtk_wdt->wdt_dev, nowayout);
  304. watchdog_set_restart_priority(&mtk_wdt->wdt_dev, 128);
  305. watchdog_set_drvdata(&mtk_wdt->wdt_dev, mtk_wdt);
  306. mtk_wdt_init(&mtk_wdt->wdt_dev);
  307. watchdog_stop_on_reboot(&mtk_wdt->wdt_dev);
  308. err = devm_watchdog_register_device(dev, &mtk_wdt->wdt_dev);
  309. if (unlikely(err))
  310. return err;
  311. dev_info(dev, "Watchdog enabled (timeout=%d sec, nowayout=%d)\n",
  312. mtk_wdt->wdt_dev.timeout, nowayout);
  313. wdt_data = of_device_get_match_data(dev);
  314. if (wdt_data) {
  315. err = toprgu_register_reset_controller(pdev,
  316. wdt_data->toprgu_sw_rst_num);
  317. if (err)
  318. return err;
  319. }
  320. mtk_wdt->disable_wdt_extrst =
  321. of_property_read_bool(dev->of_node, "mediatek,disable-extrst");
  322. return 0;
  323. }
  324. static int mtk_wdt_suspend(struct device *dev)
  325. {
  326. struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev);
  327. if (watchdog_active(&mtk_wdt->wdt_dev))
  328. mtk_wdt_stop(&mtk_wdt->wdt_dev);
  329. return 0;
  330. }
  331. static int mtk_wdt_resume(struct device *dev)
  332. {
  333. struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev);
  334. if (watchdog_active(&mtk_wdt->wdt_dev)) {
  335. mtk_wdt_start(&mtk_wdt->wdt_dev);
  336. mtk_wdt_ping(&mtk_wdt->wdt_dev);
  337. }
  338. return 0;
  339. }
  340. static const struct of_device_id mtk_wdt_dt_ids[] = {
  341. { .compatible = "mediatek,mt2712-wdt", .data = &mt2712_data },
  342. { .compatible = "mediatek,mt6589-wdt" },
  343. { .compatible = "mediatek,mt7986-wdt", .data = &mt7986_data },
  344. { .compatible = "mediatek,mt8183-wdt", .data = &mt8183_data },
  345. { .compatible = "mediatek,mt8186-wdt", .data = &mt8186_data },
  346. { .compatible = "mediatek,mt8192-wdt", .data = &mt8192_data },
  347. { .compatible = "mediatek,mt8195-wdt", .data = &mt8195_data },
  348. { /* sentinel */ }
  349. };
  350. MODULE_DEVICE_TABLE(of, mtk_wdt_dt_ids);
  351. static DEFINE_SIMPLE_DEV_PM_OPS(mtk_wdt_pm_ops,
  352. mtk_wdt_suspend, mtk_wdt_resume);
  353. static struct platform_driver mtk_wdt_driver = {
  354. .probe = mtk_wdt_probe,
  355. .driver = {
  356. .name = DRV_NAME,
  357. .pm = pm_sleep_ptr(&mtk_wdt_pm_ops),
  358. .of_match_table = mtk_wdt_dt_ids,
  359. },
  360. };
  361. module_platform_driver(mtk_wdt_driver);
  362. module_param(timeout, uint, 0);
  363. MODULE_PARM_DESC(timeout, "Watchdog heartbeat in seconds");
  364. module_param(nowayout, bool, 0);
  365. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
  366. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  367. MODULE_LICENSE("GPL");
  368. MODULE_AUTHOR("Matthias Brugger <[email protected]>");
  369. MODULE_DESCRIPTION("Mediatek WatchDog Timer Driver");
  370. MODULE_VERSION(DRV_VERSION);