keembay_wdt.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Watchdog driver for Intel Keem Bay non-secure watchdog.
  4. *
  5. * Copyright (C) 2020 Intel Corporation
  6. */
  7. #include <linux/arm-smccc.h>
  8. #include <linux/bits.h>
  9. #include <linux/clk.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/limits.h>
  13. #include <linux/module.h>
  14. #include <linux/mod_devicetable.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/reboot.h>
  17. #include <linux/watchdog.h>
  18. /* Non-secure watchdog register offsets */
  19. #define TIM_WATCHDOG 0x0
  20. #define TIM_WATCHDOG_INT_THRES 0x4
  21. #define TIM_WDOG_EN 0x8
  22. #define TIM_SAFE 0xc
  23. #define WDT_TH_INT_MASK BIT(8)
  24. #define WDT_TO_INT_MASK BIT(9)
  25. #define WDT_INT_CLEAR_SMC 0x8200ff18
  26. #define WDT_UNLOCK 0xf1d0dead
  27. #define WDT_DISABLE 0x0
  28. #define WDT_ENABLE 0x1
  29. #define WDT_LOAD_MAX U32_MAX
  30. #define WDT_LOAD_MIN 1
  31. #define WDT_TIMEOUT 5
  32. #define WDT_PRETIMEOUT 4
  33. static unsigned int timeout = WDT_TIMEOUT;
  34. module_param(timeout, int, 0);
  35. MODULE_PARM_DESC(timeout, "Watchdog timeout period in seconds (default = "
  36. __MODULE_STRING(WDT_TIMEOUT) ")");
  37. static bool nowayout = WATCHDOG_NOWAYOUT;
  38. module_param(nowayout, bool, 0);
  39. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default = "
  40. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  41. struct keembay_wdt {
  42. struct watchdog_device wdd;
  43. struct clk *clk;
  44. unsigned int rate;
  45. int to_irq;
  46. int th_irq;
  47. void __iomem *base;
  48. };
  49. static inline u32 keembay_wdt_readl(struct keembay_wdt *wdt, u32 offset)
  50. {
  51. return readl(wdt->base + offset);
  52. }
  53. static inline void keembay_wdt_writel(struct keembay_wdt *wdt, u32 offset, u32 val)
  54. {
  55. writel(WDT_UNLOCK, wdt->base + TIM_SAFE);
  56. writel(val, wdt->base + offset);
  57. }
  58. static void keembay_wdt_set_timeout_reg(struct watchdog_device *wdog)
  59. {
  60. struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
  61. keembay_wdt_writel(wdt, TIM_WATCHDOG, wdog->timeout * wdt->rate);
  62. }
  63. static void keembay_wdt_set_pretimeout_reg(struct watchdog_device *wdog)
  64. {
  65. struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
  66. u32 th_val = 0;
  67. if (wdog->pretimeout)
  68. th_val = wdog->timeout - wdog->pretimeout;
  69. keembay_wdt_writel(wdt, TIM_WATCHDOG_INT_THRES, th_val * wdt->rate);
  70. }
  71. static int keembay_wdt_start(struct watchdog_device *wdog)
  72. {
  73. struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
  74. keembay_wdt_writel(wdt, TIM_WDOG_EN, WDT_ENABLE);
  75. return 0;
  76. }
  77. static int keembay_wdt_stop(struct watchdog_device *wdog)
  78. {
  79. struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
  80. keembay_wdt_writel(wdt, TIM_WDOG_EN, WDT_DISABLE);
  81. return 0;
  82. }
  83. static int keembay_wdt_ping(struct watchdog_device *wdog)
  84. {
  85. keembay_wdt_set_timeout_reg(wdog);
  86. return 0;
  87. }
  88. static int keembay_wdt_set_timeout(struct watchdog_device *wdog, u32 t)
  89. {
  90. wdog->timeout = t;
  91. keembay_wdt_set_timeout_reg(wdog);
  92. keembay_wdt_set_pretimeout_reg(wdog);
  93. return 0;
  94. }
  95. static int keembay_wdt_set_pretimeout(struct watchdog_device *wdog, u32 t)
  96. {
  97. if (t > wdog->timeout)
  98. return -EINVAL;
  99. wdog->pretimeout = t;
  100. keembay_wdt_set_pretimeout_reg(wdog);
  101. return 0;
  102. }
  103. static unsigned int keembay_wdt_get_timeleft(struct watchdog_device *wdog)
  104. {
  105. struct keembay_wdt *wdt = watchdog_get_drvdata(wdog);
  106. return keembay_wdt_readl(wdt, TIM_WATCHDOG) / wdt->rate;
  107. }
  108. /*
  109. * SMC call is used to clear the interrupt bits, because the TIM_GEN_CONFIG
  110. * register is in the secure bank.
  111. */
  112. static irqreturn_t keembay_wdt_to_isr(int irq, void *dev_id)
  113. {
  114. struct keembay_wdt *wdt = dev_id;
  115. struct arm_smccc_res res;
  116. arm_smccc_smc(WDT_INT_CLEAR_SMC, WDT_TO_INT_MASK, 0, 0, 0, 0, 0, 0, &res);
  117. dev_crit(wdt->wdd.parent, "Intel Keem Bay non-secure wdt timeout.\n");
  118. emergency_restart();
  119. return IRQ_HANDLED;
  120. }
  121. static irqreturn_t keembay_wdt_th_isr(int irq, void *dev_id)
  122. {
  123. struct keembay_wdt *wdt = dev_id;
  124. struct arm_smccc_res res;
  125. keembay_wdt_set_pretimeout(&wdt->wdd, 0x0);
  126. arm_smccc_smc(WDT_INT_CLEAR_SMC, WDT_TH_INT_MASK, 0, 0, 0, 0, 0, 0, &res);
  127. dev_crit(wdt->wdd.parent, "Intel Keem Bay non-secure wdt pre-timeout.\n");
  128. watchdog_notify_pretimeout(&wdt->wdd);
  129. return IRQ_HANDLED;
  130. }
  131. static const struct watchdog_info keembay_wdt_info = {
  132. .identity = "Intel Keem Bay Watchdog Timer",
  133. .options = WDIOF_SETTIMEOUT |
  134. WDIOF_PRETIMEOUT |
  135. WDIOF_MAGICCLOSE |
  136. WDIOF_KEEPALIVEPING,
  137. };
  138. static const struct watchdog_ops keembay_wdt_ops = {
  139. .owner = THIS_MODULE,
  140. .start = keembay_wdt_start,
  141. .stop = keembay_wdt_stop,
  142. .ping = keembay_wdt_ping,
  143. .set_timeout = keembay_wdt_set_timeout,
  144. .set_pretimeout = keembay_wdt_set_pretimeout,
  145. .get_timeleft = keembay_wdt_get_timeleft,
  146. };
  147. static int keembay_wdt_probe(struct platform_device *pdev)
  148. {
  149. struct device *dev = &pdev->dev;
  150. struct keembay_wdt *wdt;
  151. int ret;
  152. wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
  153. if (!wdt)
  154. return -ENOMEM;
  155. wdt->base = devm_platform_ioremap_resource(pdev, 0);
  156. if (IS_ERR(wdt->base))
  157. return PTR_ERR(wdt->base);
  158. /* we do not need to enable the clock as it is enabled by default */
  159. wdt->clk = devm_clk_get(dev, NULL);
  160. if (IS_ERR(wdt->clk))
  161. return dev_err_probe(dev, PTR_ERR(wdt->clk), "Failed to get clock\n");
  162. wdt->rate = clk_get_rate(wdt->clk);
  163. if (!wdt->rate)
  164. return dev_err_probe(dev, -EINVAL, "Failed to get clock rate\n");
  165. wdt->th_irq = platform_get_irq_byname(pdev, "threshold");
  166. if (wdt->th_irq < 0)
  167. return dev_err_probe(dev, wdt->th_irq, "Failed to get IRQ for threshold\n");
  168. ret = devm_request_irq(dev, wdt->th_irq, keembay_wdt_th_isr, 0,
  169. "keembay-wdt", wdt);
  170. if (ret)
  171. return dev_err_probe(dev, ret, "Failed to request IRQ for threshold\n");
  172. wdt->to_irq = platform_get_irq_byname(pdev, "timeout");
  173. if (wdt->to_irq < 0)
  174. return dev_err_probe(dev, wdt->to_irq, "Failed to get IRQ for timeout\n");
  175. ret = devm_request_irq(dev, wdt->to_irq, keembay_wdt_to_isr, 0,
  176. "keembay-wdt", wdt);
  177. if (ret)
  178. return dev_err_probe(dev, ret, "Failed to request IRQ for timeout\n");
  179. wdt->wdd.parent = dev;
  180. wdt->wdd.info = &keembay_wdt_info;
  181. wdt->wdd.ops = &keembay_wdt_ops;
  182. wdt->wdd.min_timeout = WDT_LOAD_MIN;
  183. wdt->wdd.max_timeout = WDT_LOAD_MAX / wdt->rate;
  184. wdt->wdd.timeout = WDT_TIMEOUT;
  185. wdt->wdd.pretimeout = WDT_PRETIMEOUT;
  186. watchdog_set_drvdata(&wdt->wdd, wdt);
  187. watchdog_set_nowayout(&wdt->wdd, nowayout);
  188. watchdog_init_timeout(&wdt->wdd, timeout, dev);
  189. keembay_wdt_set_timeout(&wdt->wdd, wdt->wdd.timeout);
  190. keembay_wdt_set_pretimeout(&wdt->wdd, wdt->wdd.pretimeout);
  191. ret = devm_watchdog_register_device(dev, &wdt->wdd);
  192. if (ret)
  193. return dev_err_probe(dev, ret, "Failed to register watchdog device.\n");
  194. platform_set_drvdata(pdev, wdt);
  195. dev_info(dev, "Initial timeout %d sec%s.\n",
  196. wdt->wdd.timeout, nowayout ? ", nowayout" : "");
  197. return 0;
  198. }
  199. static int __maybe_unused keembay_wdt_suspend(struct device *dev)
  200. {
  201. struct keembay_wdt *wdt = dev_get_drvdata(dev);
  202. if (watchdog_active(&wdt->wdd))
  203. return keembay_wdt_stop(&wdt->wdd);
  204. return 0;
  205. }
  206. static int __maybe_unused keembay_wdt_resume(struct device *dev)
  207. {
  208. struct keembay_wdt *wdt = dev_get_drvdata(dev);
  209. if (watchdog_active(&wdt->wdd))
  210. return keembay_wdt_start(&wdt->wdd);
  211. return 0;
  212. }
  213. static SIMPLE_DEV_PM_OPS(keembay_wdt_pm_ops, keembay_wdt_suspend,
  214. keembay_wdt_resume);
  215. static const struct of_device_id keembay_wdt_match[] = {
  216. { .compatible = "intel,keembay-wdt" },
  217. { }
  218. };
  219. MODULE_DEVICE_TABLE(of, keembay_wdt_match);
  220. static struct platform_driver keembay_wdt_driver = {
  221. .probe = keembay_wdt_probe,
  222. .driver = {
  223. .name = "keembay_wdt",
  224. .of_match_table = keembay_wdt_match,
  225. .pm = &keembay_wdt_pm_ops,
  226. },
  227. };
  228. module_platform_driver(keembay_wdt_driver);
  229. MODULE_DESCRIPTION("Intel Keem Bay SoC watchdog driver");
  230. MODULE_AUTHOR("Wan Ahmad Zainie <[email protected]");
  231. MODULE_LICENSE("GPL v2");