imx7ulp_wdt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 NXP.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/io.h>
  7. #include <linux/iopoll.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/reboot.h>
  14. #include <linux/watchdog.h>
  15. #define WDOG_CS 0x0
  16. #define WDOG_CS_FLG BIT(14)
  17. #define WDOG_CS_CMD32EN BIT(13)
  18. #define WDOG_CS_PRES BIT(12)
  19. #define WDOG_CS_ULK BIT(11)
  20. #define WDOG_CS_RCS BIT(10)
  21. #define LPO_CLK 0x1
  22. #define LPO_CLK_SHIFT 8
  23. #define WDOG_CS_CLK (LPO_CLK << LPO_CLK_SHIFT)
  24. #define WDOG_CS_EN BIT(7)
  25. #define WDOG_CS_UPDATE BIT(5)
  26. #define WDOG_CS_WAIT BIT(1)
  27. #define WDOG_CS_STOP BIT(0)
  28. #define WDOG_CNT 0x4
  29. #define WDOG_TOVAL 0x8
  30. #define REFRESH_SEQ0 0xA602
  31. #define REFRESH_SEQ1 0xB480
  32. #define REFRESH ((REFRESH_SEQ1 << 16) | REFRESH_SEQ0)
  33. #define UNLOCK_SEQ0 0xC520
  34. #define UNLOCK_SEQ1 0xD928
  35. #define UNLOCK ((UNLOCK_SEQ1 << 16) | UNLOCK_SEQ0)
  36. #define DEFAULT_TIMEOUT 60
  37. #define MAX_TIMEOUT 128
  38. #define WDOG_CLOCK_RATE 1000
  39. #define WDOG_ULK_WAIT_TIMEOUT 1000
  40. #define WDOG_RCS_WAIT_TIMEOUT 10000
  41. #define WDOG_RCS_POST_WAIT 3000
  42. #define RETRY_MAX 5
  43. static bool nowayout = WATCHDOG_NOWAYOUT;
  44. module_param(nowayout, bool, 0000);
  45. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
  46. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  47. struct imx_wdt_hw_feature {
  48. bool prescaler_enable;
  49. u32 wdog_clock_rate;
  50. };
  51. struct imx7ulp_wdt_device {
  52. struct watchdog_device wdd;
  53. void __iomem *base;
  54. struct clk *clk;
  55. bool post_rcs_wait;
  56. const struct imx_wdt_hw_feature *hw;
  57. };
  58. static int imx7ulp_wdt_wait_ulk(void __iomem *base)
  59. {
  60. u32 val = readl(base + WDOG_CS);
  61. if (!(val & WDOG_CS_ULK) &&
  62. readl_poll_timeout_atomic(base + WDOG_CS, val,
  63. val & WDOG_CS_ULK, 0,
  64. WDOG_ULK_WAIT_TIMEOUT))
  65. return -ETIMEDOUT;
  66. return 0;
  67. }
  68. static int imx7ulp_wdt_wait_rcs(struct imx7ulp_wdt_device *wdt)
  69. {
  70. int ret = 0;
  71. u32 val = readl(wdt->base + WDOG_CS);
  72. u64 timeout = (val & WDOG_CS_PRES) ?
  73. WDOG_RCS_WAIT_TIMEOUT * 256 : WDOG_RCS_WAIT_TIMEOUT;
  74. unsigned long wait_min = (val & WDOG_CS_PRES) ?
  75. WDOG_RCS_POST_WAIT * 256 : WDOG_RCS_POST_WAIT;
  76. if (!(val & WDOG_CS_RCS) &&
  77. readl_poll_timeout(wdt->base + WDOG_CS, val, val & WDOG_CS_RCS, 100,
  78. timeout))
  79. ret = -ETIMEDOUT;
  80. /* Wait 2.5 clocks after RCS done */
  81. if (wdt->post_rcs_wait)
  82. usleep_range(wait_min, wait_min + 2000);
  83. return ret;
  84. }
  85. static int _imx7ulp_wdt_enable(struct imx7ulp_wdt_device *wdt, bool enable)
  86. {
  87. u32 val = readl(wdt->base + WDOG_CS);
  88. int ret;
  89. local_irq_disable();
  90. writel(UNLOCK, wdt->base + WDOG_CNT);
  91. ret = imx7ulp_wdt_wait_ulk(wdt->base);
  92. if (ret)
  93. goto enable_out;
  94. if (enable)
  95. writel(val | WDOG_CS_EN, wdt->base + WDOG_CS);
  96. else
  97. writel(val & ~WDOG_CS_EN, wdt->base + WDOG_CS);
  98. local_irq_enable();
  99. ret = imx7ulp_wdt_wait_rcs(wdt);
  100. return ret;
  101. enable_out:
  102. local_irq_enable();
  103. return ret;
  104. }
  105. static int imx7ulp_wdt_enable(struct watchdog_device *wdog, bool enable)
  106. {
  107. struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
  108. int ret;
  109. u32 val;
  110. u32 loop = RETRY_MAX;
  111. do {
  112. ret = _imx7ulp_wdt_enable(wdt, enable);
  113. val = readl(wdt->base + WDOG_CS);
  114. } while (--loop > 0 && ((!!(val & WDOG_CS_EN)) != enable || ret));
  115. if (loop == 0)
  116. return -EBUSY;
  117. return ret;
  118. }
  119. static int imx7ulp_wdt_ping(struct watchdog_device *wdog)
  120. {
  121. struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
  122. writel(REFRESH, wdt->base + WDOG_CNT);
  123. return 0;
  124. }
  125. static int imx7ulp_wdt_start(struct watchdog_device *wdog)
  126. {
  127. return imx7ulp_wdt_enable(wdog, true);
  128. }
  129. static int imx7ulp_wdt_stop(struct watchdog_device *wdog)
  130. {
  131. return imx7ulp_wdt_enable(wdog, false);
  132. }
  133. static int _imx7ulp_wdt_set_timeout(struct imx7ulp_wdt_device *wdt,
  134. unsigned int toval)
  135. {
  136. int ret;
  137. local_irq_disable();
  138. writel(UNLOCK, wdt->base + WDOG_CNT);
  139. ret = imx7ulp_wdt_wait_ulk(wdt->base);
  140. if (ret)
  141. goto timeout_out;
  142. writel(toval, wdt->base + WDOG_TOVAL);
  143. local_irq_enable();
  144. ret = imx7ulp_wdt_wait_rcs(wdt);
  145. return ret;
  146. timeout_out:
  147. local_irq_enable();
  148. return ret;
  149. }
  150. static int imx7ulp_wdt_set_timeout(struct watchdog_device *wdog,
  151. unsigned int timeout)
  152. {
  153. struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
  154. u32 toval = wdt->hw->wdog_clock_rate * timeout;
  155. u32 val;
  156. int ret;
  157. u32 loop = RETRY_MAX;
  158. do {
  159. ret = _imx7ulp_wdt_set_timeout(wdt, toval);
  160. val = readl(wdt->base + WDOG_TOVAL);
  161. } while (--loop > 0 && (val != toval || ret));
  162. if (loop == 0)
  163. return -EBUSY;
  164. wdog->timeout = timeout;
  165. return ret;
  166. }
  167. static int imx7ulp_wdt_restart(struct watchdog_device *wdog,
  168. unsigned long action, void *data)
  169. {
  170. struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
  171. int ret;
  172. ret = imx7ulp_wdt_enable(wdog, true);
  173. if (ret)
  174. return ret;
  175. ret = imx7ulp_wdt_set_timeout(&wdt->wdd, 1);
  176. if (ret)
  177. return ret;
  178. /* wait for wdog to fire */
  179. while (true)
  180. ;
  181. return NOTIFY_DONE;
  182. }
  183. static const struct watchdog_ops imx7ulp_wdt_ops = {
  184. .owner = THIS_MODULE,
  185. .start = imx7ulp_wdt_start,
  186. .stop = imx7ulp_wdt_stop,
  187. .ping = imx7ulp_wdt_ping,
  188. .set_timeout = imx7ulp_wdt_set_timeout,
  189. .restart = imx7ulp_wdt_restart,
  190. };
  191. static const struct watchdog_info imx7ulp_wdt_info = {
  192. .identity = "i.MX7ULP watchdog timer",
  193. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
  194. WDIOF_MAGICCLOSE,
  195. };
  196. static int _imx7ulp_wdt_init(struct imx7ulp_wdt_device *wdt, unsigned int timeout, unsigned int cs)
  197. {
  198. u32 val;
  199. int ret;
  200. local_irq_disable();
  201. val = readl(wdt->base + WDOG_CS);
  202. if (val & WDOG_CS_CMD32EN) {
  203. writel(UNLOCK, wdt->base + WDOG_CNT);
  204. } else {
  205. mb();
  206. /* unlock the wdog for reconfiguration */
  207. writel_relaxed(UNLOCK_SEQ0, wdt->base + WDOG_CNT);
  208. writel_relaxed(UNLOCK_SEQ1, wdt->base + WDOG_CNT);
  209. mb();
  210. }
  211. ret = imx7ulp_wdt_wait_ulk(wdt->base);
  212. if (ret)
  213. goto init_out;
  214. /* set an initial timeout value in TOVAL */
  215. writel(timeout, wdt->base + WDOG_TOVAL);
  216. writel(cs, wdt->base + WDOG_CS);
  217. local_irq_enable();
  218. ret = imx7ulp_wdt_wait_rcs(wdt);
  219. return ret;
  220. init_out:
  221. local_irq_enable();
  222. return ret;
  223. }
  224. static int imx7ulp_wdt_init(struct imx7ulp_wdt_device *wdt, unsigned int timeout)
  225. {
  226. /* enable 32bit command sequence and reconfigure */
  227. u32 val = WDOG_CS_CMD32EN | WDOG_CS_CLK | WDOG_CS_UPDATE |
  228. WDOG_CS_WAIT | WDOG_CS_STOP;
  229. u32 cs, toval;
  230. int ret;
  231. u32 loop = RETRY_MAX;
  232. if (wdt->hw->prescaler_enable)
  233. val |= WDOG_CS_PRES;
  234. do {
  235. ret = _imx7ulp_wdt_init(wdt, timeout, val);
  236. toval = readl(wdt->base + WDOG_TOVAL);
  237. cs = readl(wdt->base + WDOG_CS);
  238. cs &= ~(WDOG_CS_FLG | WDOG_CS_ULK | WDOG_CS_RCS);
  239. } while (--loop > 0 && (cs != val || toval != timeout || ret));
  240. if (loop == 0)
  241. return -EBUSY;
  242. return ret;
  243. }
  244. static void imx7ulp_wdt_action(void *data)
  245. {
  246. clk_disable_unprepare(data);
  247. }
  248. static int imx7ulp_wdt_probe(struct platform_device *pdev)
  249. {
  250. struct imx7ulp_wdt_device *imx7ulp_wdt;
  251. struct device *dev = &pdev->dev;
  252. struct watchdog_device *wdog;
  253. int ret;
  254. imx7ulp_wdt = devm_kzalloc(dev, sizeof(*imx7ulp_wdt), GFP_KERNEL);
  255. if (!imx7ulp_wdt)
  256. return -ENOMEM;
  257. platform_set_drvdata(pdev, imx7ulp_wdt);
  258. imx7ulp_wdt->base = devm_platform_ioremap_resource(pdev, 0);
  259. if (IS_ERR(imx7ulp_wdt->base))
  260. return PTR_ERR(imx7ulp_wdt->base);
  261. imx7ulp_wdt->clk = devm_clk_get(dev, NULL);
  262. if (IS_ERR(imx7ulp_wdt->clk)) {
  263. dev_err(dev, "Failed to get watchdog clock\n");
  264. return PTR_ERR(imx7ulp_wdt->clk);
  265. }
  266. imx7ulp_wdt->post_rcs_wait = true;
  267. if (of_device_is_compatible(dev->of_node,
  268. "fsl,imx8ulp-wdt")) {
  269. dev_info(dev, "imx8ulp wdt probe\n");
  270. imx7ulp_wdt->post_rcs_wait = false;
  271. } else {
  272. dev_info(dev, "imx7ulp wdt probe\n");
  273. }
  274. ret = clk_prepare_enable(imx7ulp_wdt->clk);
  275. if (ret)
  276. return ret;
  277. ret = devm_add_action_or_reset(dev, imx7ulp_wdt_action, imx7ulp_wdt->clk);
  278. if (ret)
  279. return ret;
  280. wdog = &imx7ulp_wdt->wdd;
  281. wdog->info = &imx7ulp_wdt_info;
  282. wdog->ops = &imx7ulp_wdt_ops;
  283. wdog->min_timeout = 1;
  284. wdog->max_timeout = MAX_TIMEOUT;
  285. wdog->parent = dev;
  286. wdog->timeout = DEFAULT_TIMEOUT;
  287. watchdog_init_timeout(wdog, 0, dev);
  288. watchdog_stop_on_reboot(wdog);
  289. watchdog_stop_on_unregister(wdog);
  290. watchdog_set_drvdata(wdog, imx7ulp_wdt);
  291. imx7ulp_wdt->hw = of_device_get_match_data(dev);
  292. ret = imx7ulp_wdt_init(imx7ulp_wdt, wdog->timeout * imx7ulp_wdt->hw->wdog_clock_rate);
  293. if (ret)
  294. return ret;
  295. return devm_watchdog_register_device(dev, wdog);
  296. }
  297. static int __maybe_unused imx7ulp_wdt_suspend_noirq(struct device *dev)
  298. {
  299. struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
  300. if (watchdog_active(&imx7ulp_wdt->wdd))
  301. imx7ulp_wdt_stop(&imx7ulp_wdt->wdd);
  302. clk_disable_unprepare(imx7ulp_wdt->clk);
  303. return 0;
  304. }
  305. static int __maybe_unused imx7ulp_wdt_resume_noirq(struct device *dev)
  306. {
  307. struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
  308. u32 timeout = imx7ulp_wdt->wdd.timeout * imx7ulp_wdt->hw->wdog_clock_rate;
  309. int ret;
  310. ret = clk_prepare_enable(imx7ulp_wdt->clk);
  311. if (ret)
  312. return ret;
  313. if (watchdog_active(&imx7ulp_wdt->wdd)) {
  314. imx7ulp_wdt_init(imx7ulp_wdt, timeout);
  315. imx7ulp_wdt_start(&imx7ulp_wdt->wdd);
  316. imx7ulp_wdt_ping(&imx7ulp_wdt->wdd);
  317. }
  318. return 0;
  319. }
  320. static const struct dev_pm_ops imx7ulp_wdt_pm_ops = {
  321. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx7ulp_wdt_suspend_noirq,
  322. imx7ulp_wdt_resume_noirq)
  323. };
  324. static const struct imx_wdt_hw_feature imx7ulp_wdt_hw = {
  325. .prescaler_enable = false,
  326. .wdog_clock_rate = 1000,
  327. };
  328. static const struct imx_wdt_hw_feature imx93_wdt_hw = {
  329. .prescaler_enable = true,
  330. .wdog_clock_rate = 125,
  331. };
  332. static const struct of_device_id imx7ulp_wdt_dt_ids[] = {
  333. { .compatible = "fsl,imx8ulp-wdt", .data = &imx7ulp_wdt_hw, },
  334. { .compatible = "fsl,imx7ulp-wdt", .data = &imx7ulp_wdt_hw, },
  335. { .compatible = "fsl,imx93-wdt", .data = &imx93_wdt_hw, },
  336. { /* sentinel */ }
  337. };
  338. MODULE_DEVICE_TABLE(of, imx7ulp_wdt_dt_ids);
  339. static struct platform_driver imx7ulp_wdt_driver = {
  340. .probe = imx7ulp_wdt_probe,
  341. .driver = {
  342. .name = "imx7ulp-wdt",
  343. .pm = &imx7ulp_wdt_pm_ops,
  344. .of_match_table = imx7ulp_wdt_dt_ids,
  345. },
  346. };
  347. module_platform_driver(imx7ulp_wdt_driver);
  348. MODULE_AUTHOR("Anson Huang <[email protected]>");
  349. MODULE_DESCRIPTION("Freescale i.MX7ULP watchdog driver");
  350. MODULE_LICENSE("GPL v2");