armada_37xx_wdt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Watchdog driver for Marvell Armada 37xx SoCs
  4. *
  5. * Author: Marek Behún <[email protected]>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/err.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/of.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/regmap.h>
  19. #include <linux/types.h>
  20. #include <linux/watchdog.h>
  21. /*
  22. * There are four counters that can be used for watchdog on Armada 37xx.
  23. * The addresses for counter control registers are register base plus ID*0x10,
  24. * where ID is 0, 1, 2 or 3.
  25. *
  26. * In this driver we use IDs 0 and 1. Counter ID 1 is used as watchdog counter,
  27. * while counter ID 0 is used to implement pinging the watchdog: counter ID 1 is
  28. * set to restart counting from initial value on counter ID 0 end count event.
  29. * Pinging is done by forcing immediate end count event on counter ID 0.
  30. * If only one counter was used, pinging would have to be implemented by
  31. * disabling and enabling the counter, leaving the system in a vulnerable state
  32. * for a (really) short period of time.
  33. *
  34. * Counters ID 2 and 3 are enabled by default even before U-Boot loads,
  35. * therefore this driver does not provide a way to use them, eg. by setting a
  36. * property in device tree.
  37. */
  38. #define CNTR_ID_RETRIGGER 0
  39. #define CNTR_ID_WDOG 1
  40. /* relative to cpu_misc */
  41. #define WDT_TIMER_SELECT 0x64
  42. #define WDT_TIMER_SELECT_MASK 0xf
  43. #define WDT_TIMER_SELECT_VAL BIT(CNTR_ID_WDOG)
  44. /* relative to reg */
  45. #define CNTR_CTRL(id) ((id) * 0x10)
  46. #define CNTR_CTRL_ENABLE 0x0001
  47. #define CNTR_CTRL_ACTIVE 0x0002
  48. #define CNTR_CTRL_MODE_MASK 0x000c
  49. #define CNTR_CTRL_MODE_ONESHOT 0x0000
  50. #define CNTR_CTRL_MODE_HWSIG 0x000c
  51. #define CNTR_CTRL_TRIG_SRC_MASK 0x00f0
  52. #define CNTR_CTRL_TRIG_SRC_PREV_CNTR 0x0050
  53. #define CNTR_CTRL_PRESCALE_MASK 0xff00
  54. #define CNTR_CTRL_PRESCALE_MIN 2
  55. #define CNTR_CTRL_PRESCALE_SHIFT 8
  56. #define CNTR_COUNT_LOW(id) (CNTR_CTRL(id) + 0x4)
  57. #define CNTR_COUNT_HIGH(id) (CNTR_CTRL(id) + 0x8)
  58. #define WATCHDOG_TIMEOUT 120
  59. static unsigned int timeout;
  60. module_param(timeout, int, 0);
  61. MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds");
  62. static bool nowayout = WATCHDOG_NOWAYOUT;
  63. module_param(nowayout, bool, 0);
  64. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
  65. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  66. struct armada_37xx_watchdog {
  67. struct watchdog_device wdt;
  68. struct regmap *cpu_misc;
  69. void __iomem *reg;
  70. u64 timeout; /* in clock ticks */
  71. unsigned long clk_rate;
  72. struct clk *clk;
  73. };
  74. static u64 get_counter_value(struct armada_37xx_watchdog *dev, int id)
  75. {
  76. u64 val;
  77. /*
  78. * when low is read, high is latched into flip-flops so that it can be
  79. * read consistently without using software debouncing
  80. */
  81. val = readl(dev->reg + CNTR_COUNT_LOW(id));
  82. val |= ((u64)readl(dev->reg + CNTR_COUNT_HIGH(id))) << 32;
  83. return val;
  84. }
  85. static void set_counter_value(struct armada_37xx_watchdog *dev, int id, u64 val)
  86. {
  87. writel(val & 0xffffffff, dev->reg + CNTR_COUNT_LOW(id));
  88. writel(val >> 32, dev->reg + CNTR_COUNT_HIGH(id));
  89. }
  90. static void counter_enable(struct armada_37xx_watchdog *dev, int id)
  91. {
  92. u32 reg;
  93. reg = readl(dev->reg + CNTR_CTRL(id));
  94. reg |= CNTR_CTRL_ENABLE;
  95. writel(reg, dev->reg + CNTR_CTRL(id));
  96. }
  97. static void counter_disable(struct armada_37xx_watchdog *dev, int id)
  98. {
  99. u32 reg;
  100. reg = readl(dev->reg + CNTR_CTRL(id));
  101. reg &= ~CNTR_CTRL_ENABLE;
  102. writel(reg, dev->reg + CNTR_CTRL(id));
  103. }
  104. static void init_counter(struct armada_37xx_watchdog *dev, int id, u32 mode,
  105. u32 trig_src)
  106. {
  107. u32 reg;
  108. reg = readl(dev->reg + CNTR_CTRL(id));
  109. reg &= ~(CNTR_CTRL_MODE_MASK | CNTR_CTRL_PRESCALE_MASK |
  110. CNTR_CTRL_TRIG_SRC_MASK);
  111. /* set mode */
  112. reg |= mode & CNTR_CTRL_MODE_MASK;
  113. /* set prescaler to the min value */
  114. reg |= CNTR_CTRL_PRESCALE_MIN << CNTR_CTRL_PRESCALE_SHIFT;
  115. /* set trigger source */
  116. reg |= trig_src & CNTR_CTRL_TRIG_SRC_MASK;
  117. writel(reg, dev->reg + CNTR_CTRL(id));
  118. }
  119. static int armada_37xx_wdt_ping(struct watchdog_device *wdt)
  120. {
  121. struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
  122. /* counter 1 is retriggered by forcing end count on counter 0 */
  123. counter_disable(dev, CNTR_ID_RETRIGGER);
  124. counter_enable(dev, CNTR_ID_RETRIGGER);
  125. return 0;
  126. }
  127. static unsigned int armada_37xx_wdt_get_timeleft(struct watchdog_device *wdt)
  128. {
  129. struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
  130. u64 res;
  131. res = get_counter_value(dev, CNTR_ID_WDOG) * CNTR_CTRL_PRESCALE_MIN;
  132. do_div(res, dev->clk_rate);
  133. return res;
  134. }
  135. static int armada_37xx_wdt_set_timeout(struct watchdog_device *wdt,
  136. unsigned int timeout)
  137. {
  138. struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
  139. wdt->timeout = timeout;
  140. /*
  141. * Compute the timeout in clock rate. We use smallest possible
  142. * prescaler, which divides the clock rate by 2
  143. * (CNTR_CTRL_PRESCALE_MIN).
  144. */
  145. dev->timeout = (u64)dev->clk_rate * timeout;
  146. do_div(dev->timeout, CNTR_CTRL_PRESCALE_MIN);
  147. set_counter_value(dev, CNTR_ID_WDOG, dev->timeout);
  148. return 0;
  149. }
  150. static bool armada_37xx_wdt_is_running(struct armada_37xx_watchdog *dev)
  151. {
  152. u32 reg;
  153. regmap_read(dev->cpu_misc, WDT_TIMER_SELECT, &reg);
  154. if ((reg & WDT_TIMER_SELECT_MASK) != WDT_TIMER_SELECT_VAL)
  155. return false;
  156. reg = readl(dev->reg + CNTR_CTRL(CNTR_ID_WDOG));
  157. return !!(reg & CNTR_CTRL_ACTIVE);
  158. }
  159. static int armada_37xx_wdt_start(struct watchdog_device *wdt)
  160. {
  161. struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
  162. /* select counter 1 as watchdog counter */
  163. regmap_write(dev->cpu_misc, WDT_TIMER_SELECT, WDT_TIMER_SELECT_VAL);
  164. /* init counter 0 as retrigger counter for counter 1 */
  165. init_counter(dev, CNTR_ID_RETRIGGER, CNTR_CTRL_MODE_ONESHOT, 0);
  166. set_counter_value(dev, CNTR_ID_RETRIGGER, 0);
  167. /* init counter 1 to be retriggerable by counter 0 end count */
  168. init_counter(dev, CNTR_ID_WDOG, CNTR_CTRL_MODE_HWSIG,
  169. CNTR_CTRL_TRIG_SRC_PREV_CNTR);
  170. set_counter_value(dev, CNTR_ID_WDOG, dev->timeout);
  171. /* enable counter 1 */
  172. counter_enable(dev, CNTR_ID_WDOG);
  173. /* start counter 1 by forcing immediate end count on counter 0 */
  174. counter_enable(dev, CNTR_ID_RETRIGGER);
  175. return 0;
  176. }
  177. static int armada_37xx_wdt_stop(struct watchdog_device *wdt)
  178. {
  179. struct armada_37xx_watchdog *dev = watchdog_get_drvdata(wdt);
  180. counter_disable(dev, CNTR_ID_WDOG);
  181. counter_disable(dev, CNTR_ID_RETRIGGER);
  182. regmap_write(dev->cpu_misc, WDT_TIMER_SELECT, 0);
  183. return 0;
  184. }
  185. static const struct watchdog_info armada_37xx_wdt_info = {
  186. .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
  187. .identity = "Armada 37xx Watchdog",
  188. };
  189. static const struct watchdog_ops armada_37xx_wdt_ops = {
  190. .owner = THIS_MODULE,
  191. .start = armada_37xx_wdt_start,
  192. .stop = armada_37xx_wdt_stop,
  193. .ping = armada_37xx_wdt_ping,
  194. .set_timeout = armada_37xx_wdt_set_timeout,
  195. .get_timeleft = armada_37xx_wdt_get_timeleft,
  196. };
  197. static void armada_clk_disable_unprepare(void *data)
  198. {
  199. clk_disable_unprepare(data);
  200. }
  201. static int armada_37xx_wdt_probe(struct platform_device *pdev)
  202. {
  203. struct armada_37xx_watchdog *dev;
  204. struct resource *res;
  205. struct regmap *regmap;
  206. int ret;
  207. dev = devm_kzalloc(&pdev->dev, sizeof(struct armada_37xx_watchdog),
  208. GFP_KERNEL);
  209. if (!dev)
  210. return -ENOMEM;
  211. dev->wdt.info = &armada_37xx_wdt_info;
  212. dev->wdt.ops = &armada_37xx_wdt_ops;
  213. regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  214. "marvell,system-controller");
  215. if (IS_ERR(regmap))
  216. return PTR_ERR(regmap);
  217. dev->cpu_misc = regmap;
  218. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  219. if (!res)
  220. return -ENODEV;
  221. dev->reg = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  222. if (!dev->reg)
  223. return -ENOMEM;
  224. /* init clock */
  225. dev->clk = devm_clk_get(&pdev->dev, NULL);
  226. if (IS_ERR(dev->clk))
  227. return PTR_ERR(dev->clk);
  228. ret = clk_prepare_enable(dev->clk);
  229. if (ret)
  230. return ret;
  231. ret = devm_add_action_or_reset(&pdev->dev,
  232. armada_clk_disable_unprepare, dev->clk);
  233. if (ret)
  234. return ret;
  235. dev->clk_rate = clk_get_rate(dev->clk);
  236. if (!dev->clk_rate)
  237. return -EINVAL;
  238. /*
  239. * Since the timeout in seconds is given as 32 bit unsigned int, and
  240. * the counters hold 64 bit values, even after multiplication by clock
  241. * rate the counter can hold timeout of UINT_MAX seconds.
  242. */
  243. dev->wdt.min_timeout = 1;
  244. dev->wdt.max_timeout = UINT_MAX;
  245. dev->wdt.parent = &pdev->dev;
  246. /* default value, possibly override by module parameter or dtb */
  247. dev->wdt.timeout = WATCHDOG_TIMEOUT;
  248. watchdog_init_timeout(&dev->wdt, timeout, &pdev->dev);
  249. platform_set_drvdata(pdev, &dev->wdt);
  250. watchdog_set_drvdata(&dev->wdt, dev);
  251. armada_37xx_wdt_set_timeout(&dev->wdt, dev->wdt.timeout);
  252. if (armada_37xx_wdt_is_running(dev))
  253. set_bit(WDOG_HW_RUNNING, &dev->wdt.status);
  254. watchdog_set_nowayout(&dev->wdt, nowayout);
  255. watchdog_stop_on_reboot(&dev->wdt);
  256. ret = devm_watchdog_register_device(&pdev->dev, &dev->wdt);
  257. if (ret)
  258. return ret;
  259. dev_info(&pdev->dev, "Initial timeout %d sec%s\n",
  260. dev->wdt.timeout, nowayout ? ", nowayout" : "");
  261. return 0;
  262. }
  263. static int __maybe_unused armada_37xx_wdt_suspend(struct device *dev)
  264. {
  265. struct watchdog_device *wdt = dev_get_drvdata(dev);
  266. return armada_37xx_wdt_stop(wdt);
  267. }
  268. static int __maybe_unused armada_37xx_wdt_resume(struct device *dev)
  269. {
  270. struct watchdog_device *wdt = dev_get_drvdata(dev);
  271. if (watchdog_active(wdt))
  272. return armada_37xx_wdt_start(wdt);
  273. return 0;
  274. }
  275. static const struct dev_pm_ops armada_37xx_wdt_dev_pm_ops = {
  276. SET_SYSTEM_SLEEP_PM_OPS(armada_37xx_wdt_suspend,
  277. armada_37xx_wdt_resume)
  278. };
  279. #ifdef CONFIG_OF
  280. static const struct of_device_id armada_37xx_wdt_match[] = {
  281. { .compatible = "marvell,armada-3700-wdt", },
  282. {},
  283. };
  284. MODULE_DEVICE_TABLE(of, armada_37xx_wdt_match);
  285. #endif
  286. static struct platform_driver armada_37xx_wdt_driver = {
  287. .probe = armada_37xx_wdt_probe,
  288. .driver = {
  289. .name = "armada_37xx_wdt",
  290. .of_match_table = of_match_ptr(armada_37xx_wdt_match),
  291. .pm = &armada_37xx_wdt_dev_pm_ops,
  292. },
  293. };
  294. module_platform_driver(armada_37xx_wdt_driver);
  295. MODULE_AUTHOR("Marek Behun <[email protected]>");
  296. MODULE_DESCRIPTION("Armada 37xx CPU Watchdog");
  297. MODULE_LICENSE("GPL v2");
  298. MODULE_ALIAS("platform:armada_37xx_wdt");