tridentfb.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Frame buffer driver for Trident TGUI, Blade and Image series
  4. *
  5. * Copyright 2001, 2002 - Jani Monoses <[email protected]>
  6. * Copyright 2009 Krzysztof Helt <[email protected]>
  7. *
  8. * CREDITS:(in order of appearance)
  9. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  10. * Special thanks ;) to Mattia Crivellini <[email protected]>
  11. * much inspired by the XFree86 4.x Trident driver sources
  12. * by Alan Hourihane the FreeVGA project
  13. * Francesco Salvestrini <[email protected]> XP support,
  14. * code, suggestions
  15. * TODO:
  16. * timing value tweaking so it looks good on every monitor in every mode
  17. */
  18. #include <linux/aperture.h>
  19. #include <linux/module.h>
  20. #include <linux/fb.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <video/vga.h>
  26. #include <video/trident.h>
  27. #include <linux/i2c.h>
  28. #include <linux/i2c-algo-bit.h>
  29. struct tridentfb_par {
  30. void __iomem *io_virt; /* iospace virtual memory address */
  31. u32 pseudo_pal[16];
  32. int chip_id;
  33. int flatpanel;
  34. void (*init_accel) (struct tridentfb_par *, int, int);
  35. void (*wait_engine) (struct tridentfb_par *);
  36. void (*fill_rect)
  37. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  38. void (*copy_rect)
  39. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  40. void (*image_blit)
  41. (struct tridentfb_par *par, const char*,
  42. u32, u32, u32, u32, u32, u32);
  43. unsigned char eng_oper; /* engine operation... */
  44. bool ddc_registered;
  45. struct i2c_adapter ddc_adapter;
  46. struct i2c_algo_bit_data ddc_algo;
  47. };
  48. static struct fb_fix_screeninfo tridentfb_fix = {
  49. .id = "Trident",
  50. .type = FB_TYPE_PACKED_PIXELS,
  51. .ypanstep = 1,
  52. .visual = FB_VISUAL_PSEUDOCOLOR,
  53. .accel = FB_ACCEL_NONE,
  54. };
  55. /* defaults which are normally overriden by user values */
  56. /* video mode */
  57. static char *mode_option;
  58. static int bpp = 8;
  59. static int noaccel;
  60. static int center;
  61. static int stretch;
  62. static int fp;
  63. static int crt;
  64. static int memsize;
  65. static int memdiff;
  66. static int nativex;
  67. module_param(mode_option, charp, 0);
  68. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  69. module_param_named(mode, mode_option, charp, 0);
  70. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  71. module_param(bpp, int, 0);
  72. module_param(center, int, 0);
  73. module_param(stretch, int, 0);
  74. module_param(noaccel, int, 0);
  75. module_param(memsize, int, 0);
  76. module_param(memdiff, int, 0);
  77. module_param(nativex, int, 0);
  78. module_param(fp, int, 0);
  79. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  80. module_param(crt, int, 0);
  81. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  82. static inline int is_oldclock(int id)
  83. {
  84. return (id == TGUI9440) ||
  85. (id == TGUI9660) ||
  86. (id == CYBER9320);
  87. }
  88. static inline int is_oldprotect(int id)
  89. {
  90. return is_oldclock(id) ||
  91. (id == PROVIDIA9685) ||
  92. (id == CYBER9382) ||
  93. (id == CYBER9385);
  94. }
  95. static inline int is_blade(int id)
  96. {
  97. return (id == BLADE3D) ||
  98. (id == CYBERBLADEE4) ||
  99. (id == CYBERBLADEi7) ||
  100. (id == CYBERBLADEi7D) ||
  101. (id == CYBERBLADEi1) ||
  102. (id == CYBERBLADEi1D) ||
  103. (id == CYBERBLADEAi1) ||
  104. (id == CYBERBLADEAi1D);
  105. }
  106. static inline int is_xp(int id)
  107. {
  108. return (id == CYBERBLADEXPAi1) ||
  109. (id == CYBERBLADEXPm8) ||
  110. (id == CYBERBLADEXPm16);
  111. }
  112. static inline int is3Dchip(int id)
  113. {
  114. return is_blade(id) || is_xp(id) ||
  115. (id == CYBER9397) || (id == CYBER9397DVD) ||
  116. (id == CYBER9520) || (id == CYBER9525DVD) ||
  117. (id == IMAGE975) || (id == IMAGE985);
  118. }
  119. static inline int iscyber(int id)
  120. {
  121. switch (id) {
  122. case CYBER9388:
  123. case CYBER9382:
  124. case CYBER9385:
  125. case CYBER9397:
  126. case CYBER9397DVD:
  127. case CYBER9520:
  128. case CYBER9525DVD:
  129. case CYBERBLADEE4:
  130. case CYBERBLADEi7D:
  131. case CYBERBLADEi1:
  132. case CYBERBLADEi1D:
  133. case CYBERBLADEAi1:
  134. case CYBERBLADEAi1D:
  135. case CYBERBLADEXPAi1:
  136. return 1;
  137. case CYBER9320:
  138. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  139. default:
  140. /* case CYBERBLDAEXPm8: Strange */
  141. /* case CYBERBLDAEXPm16: Strange */
  142. return 0;
  143. }
  144. }
  145. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  146. {
  147. fb_writeb(val, p->io_virt + reg);
  148. }
  149. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  150. {
  151. return fb_readb(p->io_virt + reg);
  152. }
  153. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  154. {
  155. fb_writel(v, par->io_virt + r);
  156. }
  157. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  158. {
  159. return fb_readl(par->io_virt + r);
  160. }
  161. #define DDC_SDA_TGUI BIT(0)
  162. #define DDC_SCL_TGUI BIT(1)
  163. #define DDC_SCL_DRIVE_TGUI BIT(2)
  164. #define DDC_SDA_DRIVE_TGUI BIT(3)
  165. #define DDC_MASK_TGUI (DDC_SCL_DRIVE_TGUI | DDC_SDA_DRIVE_TGUI)
  166. static void tridentfb_ddc_setscl_tgui(void *data, int val)
  167. {
  168. struct tridentfb_par *par = data;
  169. u8 reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK_TGUI;
  170. if (val)
  171. reg &= ~DDC_SCL_DRIVE_TGUI; /* disable drive - don't drive hi */
  172. else
  173. reg |= DDC_SCL_DRIVE_TGUI; /* drive low */
  174. vga_mm_wcrt(par->io_virt, I2C, reg);
  175. }
  176. static void tridentfb_ddc_setsda_tgui(void *data, int val)
  177. {
  178. struct tridentfb_par *par = data;
  179. u8 reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK_TGUI;
  180. if (val)
  181. reg &= ~DDC_SDA_DRIVE_TGUI; /* disable drive - don't drive hi */
  182. else
  183. reg |= DDC_SDA_DRIVE_TGUI; /* drive low */
  184. vga_mm_wcrt(par->io_virt, I2C, reg);
  185. }
  186. static int tridentfb_ddc_getsda_tgui(void *data)
  187. {
  188. struct tridentfb_par *par = data;
  189. return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SDA_TGUI);
  190. }
  191. #define DDC_SDA_IN BIT(0)
  192. #define DDC_SCL_OUT BIT(1)
  193. #define DDC_SDA_OUT BIT(3)
  194. #define DDC_SCL_IN BIT(6)
  195. #define DDC_MASK (DDC_SCL_OUT | DDC_SDA_OUT)
  196. static void tridentfb_ddc_setscl(void *data, int val)
  197. {
  198. struct tridentfb_par *par = data;
  199. unsigned char reg;
  200. reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK;
  201. if (val)
  202. reg |= DDC_SCL_OUT;
  203. else
  204. reg &= ~DDC_SCL_OUT;
  205. vga_mm_wcrt(par->io_virt, I2C, reg);
  206. }
  207. static void tridentfb_ddc_setsda(void *data, int val)
  208. {
  209. struct tridentfb_par *par = data;
  210. unsigned char reg;
  211. reg = vga_mm_rcrt(par->io_virt, I2C) & DDC_MASK;
  212. if (!val)
  213. reg |= DDC_SDA_OUT;
  214. else
  215. reg &= ~DDC_SDA_OUT;
  216. vga_mm_wcrt(par->io_virt, I2C, reg);
  217. }
  218. static int tridentfb_ddc_getscl(void *data)
  219. {
  220. struct tridentfb_par *par = data;
  221. return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SCL_IN);
  222. }
  223. static int tridentfb_ddc_getsda(void *data)
  224. {
  225. struct tridentfb_par *par = data;
  226. return !!(vga_mm_rcrt(par->io_virt, I2C) & DDC_SDA_IN);
  227. }
  228. static int tridentfb_setup_ddc_bus(struct fb_info *info)
  229. {
  230. struct tridentfb_par *par = info->par;
  231. strscpy(par->ddc_adapter.name, info->fix.id,
  232. sizeof(par->ddc_adapter.name));
  233. par->ddc_adapter.owner = THIS_MODULE;
  234. par->ddc_adapter.class = I2C_CLASS_DDC;
  235. par->ddc_adapter.algo_data = &par->ddc_algo;
  236. par->ddc_adapter.dev.parent = info->device;
  237. if (is_oldclock(par->chip_id)) { /* not sure if this check is OK */
  238. par->ddc_algo.setsda = tridentfb_ddc_setsda_tgui;
  239. par->ddc_algo.setscl = tridentfb_ddc_setscl_tgui;
  240. par->ddc_algo.getsda = tridentfb_ddc_getsda_tgui;
  241. /* no getscl */
  242. } else {
  243. par->ddc_algo.setsda = tridentfb_ddc_setsda;
  244. par->ddc_algo.setscl = tridentfb_ddc_setscl;
  245. par->ddc_algo.getsda = tridentfb_ddc_getsda;
  246. par->ddc_algo.getscl = tridentfb_ddc_getscl;
  247. }
  248. par->ddc_algo.udelay = 10;
  249. par->ddc_algo.timeout = 20;
  250. par->ddc_algo.data = par;
  251. i2c_set_adapdata(&par->ddc_adapter, par);
  252. return i2c_bit_add_bus(&par->ddc_adapter);
  253. }
  254. /*
  255. * Blade specific acceleration.
  256. */
  257. #define point(x, y) ((y) << 16 | (x))
  258. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  259. {
  260. int v1 = (pitch >> 3) << 20;
  261. int tmp = bpp == 24 ? 2 : (bpp >> 4);
  262. int v2 = v1 | (tmp << 29);
  263. writemmr(par, 0x21C0, v2);
  264. writemmr(par, 0x21C4, v2);
  265. writemmr(par, 0x21B8, v2);
  266. writemmr(par, 0x21BC, v2);
  267. writemmr(par, 0x21D0, v1);
  268. writemmr(par, 0x21D4, v1);
  269. writemmr(par, 0x21C8, v1);
  270. writemmr(par, 0x21CC, v1);
  271. writemmr(par, 0x216C, 0);
  272. }
  273. static void blade_wait_engine(struct tridentfb_par *par)
  274. {
  275. while (readmmr(par, STATUS) & 0xFA800000)
  276. cpu_relax();
  277. }
  278. static void blade_fill_rect(struct tridentfb_par *par,
  279. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  280. {
  281. writemmr(par, COLOR, c);
  282. writemmr(par, ROP, rop ? ROP_X : ROP_S);
  283. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  284. writemmr(par, DST1, point(x, y));
  285. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  286. }
  287. static void blade_image_blit(struct tridentfb_par *par, const char *data,
  288. u32 x, u32 y, u32 w, u32 h, u32 c, u32 b)
  289. {
  290. unsigned size = ((w + 31) >> 5) * h;
  291. writemmr(par, COLOR, c);
  292. writemmr(par, BGCOLOR, b);
  293. writemmr(par, CMD, 0xa0000000 | 3 << 19);
  294. writemmr(par, DST1, point(x, y));
  295. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  296. iowrite32_rep(par->io_virt + 0x10000, data, size);
  297. }
  298. static void blade_copy_rect(struct tridentfb_par *par,
  299. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  300. {
  301. int direction = 2;
  302. u32 s1 = point(x1, y1);
  303. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  304. u32 d1 = point(x2, y2);
  305. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  306. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  307. direction = 0;
  308. writemmr(par, ROP, ROP_S);
  309. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  310. writemmr(par, SRC1, direction ? s2 : s1);
  311. writemmr(par, SRC2, direction ? s1 : s2);
  312. writemmr(par, DST1, direction ? d2 : d1);
  313. writemmr(par, DST2, direction ? d1 : d2);
  314. }
  315. /*
  316. * BladeXP specific acceleration functions
  317. */
  318. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  319. {
  320. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  321. int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
  322. switch (pitch << (bpp >> 3)) {
  323. case 8192:
  324. case 512:
  325. x |= 0x00;
  326. break;
  327. case 1024:
  328. x |= 0x04;
  329. break;
  330. case 2048:
  331. x |= 0x08;
  332. break;
  333. case 4096:
  334. x |= 0x0C;
  335. break;
  336. }
  337. t_outb(par, x, 0x2125);
  338. par->eng_oper = x | 0x40;
  339. writemmr(par, 0x2154, v1);
  340. writemmr(par, 0x2150, v1);
  341. t_outb(par, 3, 0x2126);
  342. }
  343. static void xp_wait_engine(struct tridentfb_par *par)
  344. {
  345. int count = 0;
  346. int timeout = 0;
  347. while (t_inb(par, STATUS) & 0x80) {
  348. count++;
  349. if (count == 10000000) {
  350. /* Timeout */
  351. count = 9990000;
  352. timeout++;
  353. if (timeout == 8) {
  354. /* Reset engine */
  355. t_outb(par, 0x00, STATUS);
  356. return;
  357. }
  358. }
  359. cpu_relax();
  360. }
  361. }
  362. static void xp_fill_rect(struct tridentfb_par *par,
  363. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  364. {
  365. writemmr(par, 0x2127, ROP_P);
  366. writemmr(par, 0x2158, c);
  367. writemmr(par, DRAWFL, 0x4000);
  368. writemmr(par, OLDDIM, point(h, w));
  369. writemmr(par, OLDDST, point(y, x));
  370. t_outb(par, 0x01, OLDCMD);
  371. t_outb(par, par->eng_oper, 0x2125);
  372. }
  373. static void xp_copy_rect(struct tridentfb_par *par,
  374. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  375. {
  376. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  377. int direction = 0x0004;
  378. if ((x1 < x2) && (y1 == y2)) {
  379. direction |= 0x0200;
  380. x1_tmp = x1 + w - 1;
  381. x2_tmp = x2 + w - 1;
  382. } else {
  383. x1_tmp = x1;
  384. x2_tmp = x2;
  385. }
  386. if (y1 < y2) {
  387. direction |= 0x0100;
  388. y1_tmp = y1 + h - 1;
  389. y2_tmp = y2 + h - 1;
  390. } else {
  391. y1_tmp = y1;
  392. y2_tmp = y2;
  393. }
  394. writemmr(par, DRAWFL, direction);
  395. t_outb(par, ROP_S, 0x2127);
  396. writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
  397. writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
  398. writemmr(par, OLDDIM, point(h, w));
  399. t_outb(par, 0x01, OLDCMD);
  400. }
  401. /*
  402. * Image specific acceleration functions
  403. */
  404. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  405. {
  406. int tmp = bpp == 24 ? 2: (bpp >> 4);
  407. writemmr(par, 0x2120, 0xF0000000);
  408. writemmr(par, 0x2120, 0x40000000 | tmp);
  409. writemmr(par, 0x2120, 0x80000000);
  410. writemmr(par, 0x2144, 0x00000000);
  411. writemmr(par, 0x2148, 0x00000000);
  412. writemmr(par, 0x2150, 0x00000000);
  413. writemmr(par, 0x2154, 0x00000000);
  414. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  415. writemmr(par, 0x216C, 0x00000000);
  416. writemmr(par, 0x2170, 0x00000000);
  417. writemmr(par, 0x217C, 0x00000000);
  418. writemmr(par, 0x2120, 0x10000000);
  419. writemmr(par, 0x2130, (2047 << 16) | 2047);
  420. }
  421. static void image_wait_engine(struct tridentfb_par *par)
  422. {
  423. while (readmmr(par, 0x2164) & 0xF0000000)
  424. cpu_relax();
  425. }
  426. static void image_fill_rect(struct tridentfb_par *par,
  427. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  428. {
  429. writemmr(par, 0x2120, 0x80000000);
  430. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  431. writemmr(par, 0x2144, c);
  432. writemmr(par, DST1, point(x, y));
  433. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  434. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  435. }
  436. static void image_copy_rect(struct tridentfb_par *par,
  437. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  438. {
  439. int direction = 0x4;
  440. u32 s1 = point(x1, y1);
  441. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  442. u32 d1 = point(x2, y2);
  443. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  444. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  445. direction = 0;
  446. writemmr(par, 0x2120, 0x80000000);
  447. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  448. writemmr(par, SRC1, direction ? s2 : s1);
  449. writemmr(par, SRC2, direction ? s1 : s2);
  450. writemmr(par, DST1, direction ? d2 : d1);
  451. writemmr(par, DST2, direction ? d1 : d2);
  452. writemmr(par, 0x2124,
  453. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  454. }
  455. /*
  456. * TGUI 9440/96XX acceleration
  457. */
  458. static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  459. {
  460. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  461. /* disable clipping */
  462. writemmr(par, 0x2148, 0);
  463. writemmr(par, 0x214C, point(4095, 2047));
  464. switch ((pitch * bpp) / 8) {
  465. case 8192:
  466. case 512:
  467. x |= 0x00;
  468. break;
  469. case 1024:
  470. x |= 0x04;
  471. break;
  472. case 2048:
  473. x |= 0x08;
  474. break;
  475. case 4096:
  476. x |= 0x0C;
  477. break;
  478. }
  479. fb_writew(x, par->io_virt + 0x2122);
  480. }
  481. static void tgui_fill_rect(struct tridentfb_par *par,
  482. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  483. {
  484. t_outb(par, ROP_P, 0x2127);
  485. writemmr(par, OLDCLR, c);
  486. writemmr(par, DRAWFL, 0x4020);
  487. writemmr(par, OLDDIM, point(w - 1, h - 1));
  488. writemmr(par, OLDDST, point(x, y));
  489. t_outb(par, 1, OLDCMD);
  490. }
  491. static void tgui_copy_rect(struct tridentfb_par *par,
  492. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  493. {
  494. int flags = 0;
  495. u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  496. if ((x1 < x2) && (y1 == y2)) {
  497. flags |= 0x0200;
  498. x1_tmp = x1 + w - 1;
  499. x2_tmp = x2 + w - 1;
  500. } else {
  501. x1_tmp = x1;
  502. x2_tmp = x2;
  503. }
  504. if (y1 < y2) {
  505. flags |= 0x0100;
  506. y1_tmp = y1 + h - 1;
  507. y2_tmp = y2 + h - 1;
  508. } else {
  509. y1_tmp = y1;
  510. y2_tmp = y2;
  511. }
  512. writemmr(par, DRAWFL, 0x4 | flags);
  513. t_outb(par, ROP_S, 0x2127);
  514. writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
  515. writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
  516. writemmr(par, OLDDIM, point(w - 1, h - 1));
  517. t_outb(par, 1, OLDCMD);
  518. }
  519. /*
  520. * Accel functions called by the upper layers
  521. */
  522. static void tridentfb_fillrect(struct fb_info *info,
  523. const struct fb_fillrect *fr)
  524. {
  525. struct tridentfb_par *par = info->par;
  526. int col;
  527. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  528. cfb_fillrect(info, fr);
  529. return;
  530. }
  531. if (info->var.bits_per_pixel == 8) {
  532. col = fr->color;
  533. col |= col << 8;
  534. col |= col << 16;
  535. } else
  536. col = ((u32 *)(info->pseudo_palette))[fr->color];
  537. par->wait_engine(par);
  538. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  539. fr->height, col, fr->rop);
  540. }
  541. static void tridentfb_imageblit(struct fb_info *info,
  542. const struct fb_image *img)
  543. {
  544. struct tridentfb_par *par = info->par;
  545. int col, bgcol;
  546. if ((info->flags & FBINFO_HWACCEL_DISABLED) || img->depth != 1) {
  547. cfb_imageblit(info, img);
  548. return;
  549. }
  550. if (info->var.bits_per_pixel == 8) {
  551. col = img->fg_color;
  552. col |= col << 8;
  553. col |= col << 16;
  554. bgcol = img->bg_color;
  555. bgcol |= bgcol << 8;
  556. bgcol |= bgcol << 16;
  557. } else {
  558. col = ((u32 *)(info->pseudo_palette))[img->fg_color];
  559. bgcol = ((u32 *)(info->pseudo_palette))[img->bg_color];
  560. }
  561. par->wait_engine(par);
  562. if (par->image_blit)
  563. par->image_blit(par, img->data, img->dx, img->dy,
  564. img->width, img->height, col, bgcol);
  565. else
  566. cfb_imageblit(info, img);
  567. }
  568. static void tridentfb_copyarea(struct fb_info *info,
  569. const struct fb_copyarea *ca)
  570. {
  571. struct tridentfb_par *par = info->par;
  572. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  573. cfb_copyarea(info, ca);
  574. return;
  575. }
  576. par->wait_engine(par);
  577. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  578. ca->width, ca->height);
  579. }
  580. static int tridentfb_sync(struct fb_info *info)
  581. {
  582. struct tridentfb_par *par = info->par;
  583. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  584. par->wait_engine(par);
  585. return 0;
  586. }
  587. /*
  588. * Hardware access functions
  589. */
  590. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  591. {
  592. return vga_mm_rcrt(par->io_virt, reg);
  593. }
  594. static inline void write3X4(struct tridentfb_par *par, int reg,
  595. unsigned char val)
  596. {
  597. vga_mm_wcrt(par->io_virt, reg, val);
  598. }
  599. static inline unsigned char read3CE(struct tridentfb_par *par,
  600. unsigned char reg)
  601. {
  602. return vga_mm_rgfx(par->io_virt, reg);
  603. }
  604. static inline void writeAttr(struct tridentfb_par *par, int reg,
  605. unsigned char val)
  606. {
  607. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  608. vga_mm_wattr(par->io_virt, reg, val);
  609. }
  610. static inline void write3CE(struct tridentfb_par *par, int reg,
  611. unsigned char val)
  612. {
  613. vga_mm_wgfx(par->io_virt, reg, val);
  614. }
  615. static void enable_mmio(struct tridentfb_par *par)
  616. {
  617. /* Goto New Mode */
  618. vga_io_rseq(0x0B);
  619. /* Unprotect registers */
  620. vga_io_wseq(NewMode1, 0x80);
  621. if (!is_oldprotect(par->chip_id))
  622. vga_io_wseq(Protection, 0x92);
  623. /* Enable MMIO */
  624. outb(PCIReg, 0x3D4);
  625. outb(inb(0x3D5) | 0x01, 0x3D5);
  626. }
  627. static void disable_mmio(struct tridentfb_par *par)
  628. {
  629. /* Goto New Mode */
  630. vga_mm_rseq(par->io_virt, 0x0B);
  631. /* Unprotect registers */
  632. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  633. if (!is_oldprotect(par->chip_id))
  634. vga_mm_wseq(par->io_virt, Protection, 0x92);
  635. /* Disable MMIO */
  636. t_outb(par, PCIReg, 0x3D4);
  637. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  638. }
  639. static inline void crtc_unlock(struct tridentfb_par *par)
  640. {
  641. write3X4(par, VGA_CRTC_V_SYNC_END,
  642. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  643. }
  644. /* Return flat panel's maximum x resolution */
  645. static int get_nativex(struct tridentfb_par *par)
  646. {
  647. int x, y, tmp;
  648. if (nativex)
  649. return nativex;
  650. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  651. switch (tmp) {
  652. case 0:
  653. x = 1280; y = 1024;
  654. break;
  655. case 2:
  656. x = 1024; y = 768;
  657. break;
  658. case 3:
  659. x = 800; y = 600;
  660. break;
  661. case 1:
  662. default:
  663. x = 640; y = 480;
  664. break;
  665. }
  666. output("%dx%d flat panel found\n", x, y);
  667. return x;
  668. }
  669. /* Set pitch */
  670. static inline void set_lwidth(struct tridentfb_par *par, int width)
  671. {
  672. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  673. /* chips older than TGUI9660 have only 1 width bit in AddColReg */
  674. /* touching the other one breaks I2C/DDC */
  675. if (par->chip_id == TGUI9440 || par->chip_id == CYBER9320)
  676. write3X4(par, AddColReg,
  677. (read3X4(par, AddColReg) & 0xEF) | ((width & 0x100) >> 4));
  678. else
  679. write3X4(par, AddColReg,
  680. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  681. }
  682. /* For resolutions smaller than FP resolution stretch */
  683. static void screen_stretch(struct tridentfb_par *par)
  684. {
  685. if (par->chip_id != CYBERBLADEXPAi1)
  686. write3CE(par, BiosReg, 0);
  687. else
  688. write3CE(par, BiosReg, 8);
  689. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  690. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  691. }
  692. /* For resolutions smaller than FP resolution center */
  693. static inline void screen_center(struct tridentfb_par *par)
  694. {
  695. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  696. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  697. }
  698. /* Address of first shown pixel in display memory */
  699. static void set_screen_start(struct tridentfb_par *par, int base)
  700. {
  701. u8 tmp;
  702. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  703. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  704. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  705. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  706. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  707. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  708. }
  709. /* Set dotclock frequency */
  710. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  711. {
  712. int m, n, k;
  713. unsigned long fi, d, di;
  714. unsigned char best_m = 0, best_n = 0, best_k = 0;
  715. unsigned char hi, lo;
  716. unsigned char shift = !is_oldclock(par->chip_id) ? 2 : 1;
  717. d = 20000;
  718. for (k = shift; k >= 0; k--)
  719. for (m = 1; m < 32; m++) {
  720. n = ((m + 2) << shift) - 8;
  721. for (n = (n < 0 ? 0 : n); n < 122; n++) {
  722. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  723. di = abs(fi - freq);
  724. if (di < d || (di == d && k == best_k)) {
  725. d = di;
  726. best_n = n;
  727. best_m = m;
  728. best_k = k;
  729. }
  730. if (fi > freq)
  731. break;
  732. }
  733. }
  734. if (is_oldclock(par->chip_id)) {
  735. lo = best_n | (best_m << 7);
  736. hi = (best_m >> 1) | (best_k << 4);
  737. } else {
  738. lo = best_n;
  739. hi = best_m | (best_k << 6);
  740. }
  741. if (is3Dchip(par->chip_id)) {
  742. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  743. vga_mm_wseq(par->io_virt, ClockLow, lo);
  744. } else {
  745. t_outb(par, lo, 0x43C8);
  746. t_outb(par, hi, 0x43C9);
  747. }
  748. debug("VCLK = %X %X\n", hi, lo);
  749. }
  750. /* Set number of lines for flat panels*/
  751. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  752. {
  753. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  754. if (lines > 1024)
  755. tmp |= 0x50;
  756. else if (lines > 768)
  757. tmp |= 0x30;
  758. else if (lines > 600)
  759. tmp |= 0x20;
  760. else if (lines > 480)
  761. tmp |= 0x10;
  762. write3CE(par, CyberEnhance, tmp);
  763. }
  764. /*
  765. * If we see that FP is active we assume we have one.
  766. * Otherwise we have a CRT display. User can override.
  767. */
  768. static int is_flatpanel(struct tridentfb_par *par)
  769. {
  770. if (fp)
  771. return 1;
  772. if (crt || !iscyber(par->chip_id))
  773. return 0;
  774. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  775. }
  776. /* Try detecting the video memory size */
  777. static unsigned int get_memsize(struct tridentfb_par *par)
  778. {
  779. unsigned char tmp, tmp2;
  780. unsigned int k;
  781. /* If memory size provided by user */
  782. if (memsize)
  783. k = memsize * Kb;
  784. else
  785. switch (par->chip_id) {
  786. case CYBER9525DVD:
  787. k = 2560 * Kb;
  788. break;
  789. default:
  790. tmp = read3X4(par, SPR) & 0x0F;
  791. switch (tmp) {
  792. case 0x01:
  793. k = 512 * Kb;
  794. break;
  795. case 0x02:
  796. k = 6 * Mb; /* XP */
  797. break;
  798. case 0x03:
  799. k = 1 * Mb;
  800. break;
  801. case 0x04:
  802. k = 8 * Mb;
  803. break;
  804. case 0x06:
  805. k = 10 * Mb; /* XP */
  806. break;
  807. case 0x07:
  808. k = 2 * Mb;
  809. break;
  810. case 0x08:
  811. k = 12 * Mb; /* XP */
  812. break;
  813. case 0x0A:
  814. k = 14 * Mb; /* XP */
  815. break;
  816. case 0x0C:
  817. k = 16 * Mb; /* XP */
  818. break;
  819. case 0x0E: /* XP */
  820. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  821. switch (tmp2) {
  822. case 0x00:
  823. k = 20 * Mb;
  824. break;
  825. case 0x01:
  826. k = 24 * Mb;
  827. break;
  828. case 0x10:
  829. k = 28 * Mb;
  830. break;
  831. case 0x11:
  832. k = 32 * Mb;
  833. break;
  834. default:
  835. k = 1 * Mb;
  836. break;
  837. }
  838. break;
  839. case 0x0F:
  840. k = 4 * Mb;
  841. break;
  842. default:
  843. k = 1 * Mb;
  844. break;
  845. }
  846. }
  847. k -= memdiff * Kb;
  848. output("framebuffer size = %d Kb\n", k / Kb);
  849. return k;
  850. }
  851. /* See if we can handle the video mode described in var */
  852. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  853. struct fb_info *info)
  854. {
  855. struct tridentfb_par *par = info->par;
  856. int bpp = var->bits_per_pixel;
  857. int line_length;
  858. int ramdac = 230000; /* 230MHz for most 3D chips */
  859. debug("enter\n");
  860. if (!var->pixclock)
  861. return -EINVAL;
  862. /* check color depth */
  863. if (bpp == 24)
  864. bpp = var->bits_per_pixel = 32;
  865. if (bpp != 8 && bpp != 16 && bpp != 32)
  866. return -EINVAL;
  867. if (par->chip_id == TGUI9440 && bpp == 32)
  868. return -EINVAL;
  869. /* check whether resolution fits on panel and in memory */
  870. if (par->flatpanel && nativex && var->xres > nativex)
  871. return -EINVAL;
  872. /* various resolution checks */
  873. var->xres = (var->xres + 7) & ~0x7;
  874. if (var->xres > var->xres_virtual)
  875. var->xres_virtual = var->xres;
  876. if (var->yres > var->yres_virtual)
  877. var->yres_virtual = var->yres;
  878. if (var->xres_virtual > 4095 || var->yres > 2048)
  879. return -EINVAL;
  880. /* prevent from position overflow for acceleration */
  881. if (var->yres_virtual > 0xffff)
  882. return -EINVAL;
  883. line_length = var->xres_virtual * bpp / 8;
  884. if (!is3Dchip(par->chip_id) &&
  885. !(info->flags & FBINFO_HWACCEL_DISABLED)) {
  886. /* acceleration requires line length to be power of 2 */
  887. if (line_length <= 512)
  888. var->xres_virtual = 512 * 8 / bpp;
  889. else if (line_length <= 1024)
  890. var->xres_virtual = 1024 * 8 / bpp;
  891. else if (line_length <= 2048)
  892. var->xres_virtual = 2048 * 8 / bpp;
  893. else if (line_length <= 4096)
  894. var->xres_virtual = 4096 * 8 / bpp;
  895. else if (line_length <= 8192)
  896. var->xres_virtual = 8192 * 8 / bpp;
  897. else
  898. return -EINVAL;
  899. line_length = var->xres_virtual * bpp / 8;
  900. }
  901. /* datasheet specifies how to set panning only up to 4 MB */
  902. if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
  903. var->yres_virtual = ((4 << 20) / line_length) + var->yres;
  904. if (line_length * var->yres_virtual > info->fix.smem_len)
  905. return -EINVAL;
  906. switch (bpp) {
  907. case 8:
  908. var->red.offset = 0;
  909. var->red.length = 8;
  910. var->green = var->red;
  911. var->blue = var->red;
  912. break;
  913. case 16:
  914. var->red.offset = 11;
  915. var->green.offset = 5;
  916. var->blue.offset = 0;
  917. var->red.length = 5;
  918. var->green.length = 6;
  919. var->blue.length = 5;
  920. break;
  921. case 32:
  922. var->red.offset = 16;
  923. var->green.offset = 8;
  924. var->blue.offset = 0;
  925. var->red.length = 8;
  926. var->green.length = 8;
  927. var->blue.length = 8;
  928. break;
  929. default:
  930. return -EINVAL;
  931. }
  932. if (is_xp(par->chip_id))
  933. ramdac = 350000;
  934. switch (par->chip_id) {
  935. case TGUI9440:
  936. ramdac = (bpp >= 16) ? 45000 : 90000;
  937. break;
  938. case CYBER9320:
  939. case TGUI9660:
  940. ramdac = 135000;
  941. break;
  942. case PROVIDIA9685:
  943. case CYBER9388:
  944. case CYBER9382:
  945. case CYBER9385:
  946. ramdac = 170000;
  947. break;
  948. }
  949. /* The clock is doubled for 32 bpp */
  950. if (bpp == 32)
  951. ramdac /= 2;
  952. if (PICOS2KHZ(var->pixclock) > ramdac)
  953. return -EINVAL;
  954. debug("exit\n");
  955. return 0;
  956. }
  957. /* Pan the display */
  958. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  959. struct fb_info *info)
  960. {
  961. struct tridentfb_par *par = info->par;
  962. unsigned int offset;
  963. debug("enter\n");
  964. offset = (var->xoffset + (var->yoffset * info->var.xres_virtual))
  965. * info->var.bits_per_pixel / 32;
  966. set_screen_start(par, offset);
  967. debug("exit\n");
  968. return 0;
  969. }
  970. static inline void shadowmode_on(struct tridentfb_par *par)
  971. {
  972. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  973. }
  974. /* Set the hardware to the requested video mode */
  975. static int tridentfb_set_par(struct fb_info *info)
  976. {
  977. struct tridentfb_par *par = info->par;
  978. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  979. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  980. struct fb_var_screeninfo *var = &info->var;
  981. int bpp = var->bits_per_pixel;
  982. unsigned char tmp;
  983. unsigned long vclk;
  984. debug("enter\n");
  985. hdispend = var->xres / 8 - 1;
  986. hsyncstart = (var->xres + var->right_margin) / 8;
  987. hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
  988. htotal = (var->xres + var->left_margin + var->right_margin +
  989. var->hsync_len) / 8 - 5;
  990. hblankstart = hdispend + 1;
  991. hblankend = htotal + 3;
  992. vdispend = var->yres - 1;
  993. vsyncstart = var->yres + var->lower_margin;
  994. vsyncend = vsyncstart + var->vsync_len;
  995. vtotal = var->upper_margin + vsyncend - 2;
  996. vblankstart = vdispend + 1;
  997. vblankend = vtotal;
  998. if (info->var.vmode & FB_VMODE_INTERLACED) {
  999. vtotal /= 2;
  1000. vdispend /= 2;
  1001. vsyncstart /= 2;
  1002. vsyncend /= 2;
  1003. vblankstart /= 2;
  1004. vblankend /= 2;
  1005. }
  1006. enable_mmio(par);
  1007. crtc_unlock(par);
  1008. write3CE(par, CyberControl, 8);
  1009. tmp = 0xEB;
  1010. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  1011. tmp &= ~0x40;
  1012. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  1013. tmp &= ~0x80;
  1014. if (par->flatpanel && var->xres < nativex) {
  1015. /*
  1016. * on flat panels with native size larger
  1017. * than requested resolution decide whether
  1018. * we stretch or center
  1019. */
  1020. t_outb(par, tmp | 0xC0, VGA_MIS_W);
  1021. shadowmode_on(par);
  1022. if (center)
  1023. screen_center(par);
  1024. else if (stretch)
  1025. screen_stretch(par);
  1026. } else {
  1027. t_outb(par, tmp, VGA_MIS_W);
  1028. write3CE(par, CyberControl, 8);
  1029. }
  1030. /* vertical timing values */
  1031. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  1032. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  1033. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  1034. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  1035. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  1036. write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
  1037. /* horizontal timing values */
  1038. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  1039. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  1040. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  1041. write3X4(par, VGA_CRTC_H_SYNC_END,
  1042. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  1043. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  1044. write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
  1045. /* higher bits of vertical timing values */
  1046. tmp = 0x10;
  1047. if (vtotal & 0x100) tmp |= 0x01;
  1048. if (vdispend & 0x100) tmp |= 0x02;
  1049. if (vsyncstart & 0x100) tmp |= 0x04;
  1050. if (vblankstart & 0x100) tmp |= 0x08;
  1051. if (vtotal & 0x200) tmp |= 0x20;
  1052. if (vdispend & 0x200) tmp |= 0x40;
  1053. if (vsyncstart & 0x200) tmp |= 0x80;
  1054. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  1055. tmp = read3X4(par, CRTHiOrd) & 0x07;
  1056. tmp |= 0x08; /* line compare bit 10 */
  1057. if (vtotal & 0x400) tmp |= 0x80;
  1058. if (vblankstart & 0x400) tmp |= 0x40;
  1059. if (vsyncstart & 0x400) tmp |= 0x20;
  1060. if (vdispend & 0x400) tmp |= 0x10;
  1061. write3X4(par, CRTHiOrd, tmp);
  1062. tmp = (htotal >> 8) & 0x01;
  1063. tmp |= (hdispend >> 7) & 0x02;
  1064. tmp |= (hsyncstart >> 5) & 0x08;
  1065. tmp |= (hblankstart >> 4) & 0x10;
  1066. write3X4(par, HorizOverflow, tmp);
  1067. tmp = 0x40;
  1068. if (vblankstart & 0x200) tmp |= 0x20;
  1069. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  1070. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  1071. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  1072. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  1073. write3X4(par, VGA_CRTC_MODE, 0xC3);
  1074. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  1075. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  1076. /* enable access extended memory */
  1077. write3X4(par, CRTCModuleTest, tmp);
  1078. tmp = read3CE(par, MiscIntContReg) & ~0x4;
  1079. if (info->var.vmode & FB_VMODE_INTERLACED)
  1080. tmp |= 0x4;
  1081. write3CE(par, MiscIntContReg, tmp);
  1082. /* enable GE for text acceleration */
  1083. write3X4(par, GraphEngReg, 0x80);
  1084. switch (bpp) {
  1085. case 8:
  1086. tmp = 0x00;
  1087. break;
  1088. case 16:
  1089. tmp = 0x05;
  1090. break;
  1091. case 24:
  1092. tmp = 0x29;
  1093. break;
  1094. case 32:
  1095. tmp = 0x09;
  1096. break;
  1097. }
  1098. write3X4(par, PixelBusReg, tmp);
  1099. tmp = read3X4(par, DRAMControl);
  1100. if (!is_oldprotect(par->chip_id))
  1101. tmp |= 0x10;
  1102. if (iscyber(par->chip_id))
  1103. tmp |= 0x20;
  1104. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  1105. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  1106. if (!is_xp(par->chip_id))
  1107. write3X4(par, Performance, read3X4(par, Performance) | 0x10);
  1108. /* MMIO & PCI read and write burst enable */
  1109. if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
  1110. write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
  1111. vga_mm_wseq(par->io_virt, 0, 3);
  1112. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  1113. /* enable 4 maps because needed in chain4 mode */
  1114. vga_mm_wseq(par->io_virt, 2, 0x0F);
  1115. vga_mm_wseq(par->io_virt, 3, 0);
  1116. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  1117. /* convert from picoseconds to kHz */
  1118. vclk = PICOS2KHZ(info->var.pixclock);
  1119. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  1120. tmp = read3CE(par, MiscExtFunc) & 0xF0;
  1121. if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
  1122. tmp |= 8;
  1123. vclk *= 2;
  1124. }
  1125. set_vclk(par, vclk);
  1126. write3CE(par, MiscExtFunc, tmp | 0x12);
  1127. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  1128. write3CE(par, 0x6, 0x05); /* graphics mode */
  1129. write3CE(par, 0x7, 0x0F); /* planes? */
  1130. /* graphics mode and support 256 color modes */
  1131. writeAttr(par, 0x10, 0x41);
  1132. writeAttr(par, 0x12, 0x0F); /* planes */
  1133. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  1134. /* colors */
  1135. for (tmp = 0; tmp < 0x10; tmp++)
  1136. writeAttr(par, tmp, tmp);
  1137. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  1138. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  1139. switch (bpp) {
  1140. case 8:
  1141. tmp = 0;
  1142. break;
  1143. case 16:
  1144. tmp = 0x30;
  1145. break;
  1146. case 24:
  1147. case 32:
  1148. tmp = 0xD0;
  1149. break;
  1150. }
  1151. t_inb(par, VGA_PEL_IW);
  1152. t_inb(par, VGA_PEL_MSK);
  1153. t_inb(par, VGA_PEL_MSK);
  1154. t_inb(par, VGA_PEL_MSK);
  1155. t_inb(par, VGA_PEL_MSK);
  1156. t_outb(par, tmp, VGA_PEL_MSK);
  1157. t_inb(par, VGA_PEL_IW);
  1158. if (par->flatpanel)
  1159. set_number_of_lines(par, info->var.yres);
  1160. info->fix.line_length = info->var.xres_virtual * bpp / 8;
  1161. set_lwidth(par, info->fix.line_length / 8);
  1162. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  1163. par->init_accel(par, info->var.xres_virtual, bpp);
  1164. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1165. info->cmap.len = (bpp == 8) ? 256 : 16;
  1166. debug("exit\n");
  1167. return 0;
  1168. }
  1169. /* Set one color register */
  1170. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  1171. unsigned blue, unsigned transp,
  1172. struct fb_info *info)
  1173. {
  1174. int bpp = info->var.bits_per_pixel;
  1175. struct tridentfb_par *par = info->par;
  1176. if (regno >= info->cmap.len)
  1177. return 1;
  1178. if (bpp == 8) {
  1179. t_outb(par, 0xFF, VGA_PEL_MSK);
  1180. t_outb(par, regno, VGA_PEL_IW);
  1181. t_outb(par, red >> 10, VGA_PEL_D);
  1182. t_outb(par, green >> 10, VGA_PEL_D);
  1183. t_outb(par, blue >> 10, VGA_PEL_D);
  1184. } else if (regno < 16) {
  1185. if (bpp == 16) { /* RGB 565 */
  1186. u32 col;
  1187. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  1188. ((blue & 0xF800) >> 11);
  1189. col |= col << 16;
  1190. ((u32 *)(info->pseudo_palette))[regno] = col;
  1191. } else if (bpp == 32) /* ARGB 8888 */
  1192. ((u32 *)info->pseudo_palette)[regno] =
  1193. ((transp & 0xFF00) << 16) |
  1194. ((red & 0xFF00) << 8) |
  1195. ((green & 0xFF00)) |
  1196. ((blue & 0xFF00) >> 8);
  1197. }
  1198. return 0;
  1199. }
  1200. /* Try blanking the screen. For flat panels it does nothing */
  1201. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1202. {
  1203. unsigned char PMCont, DPMSCont;
  1204. struct tridentfb_par *par = info->par;
  1205. debug("enter\n");
  1206. if (par->flatpanel)
  1207. return 0;
  1208. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1209. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1210. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1211. switch (blank_mode) {
  1212. case FB_BLANK_UNBLANK:
  1213. /* Screen: On, HSync: On, VSync: On */
  1214. case FB_BLANK_NORMAL:
  1215. /* Screen: Off, HSync: On, VSync: On */
  1216. PMCont |= 0x03;
  1217. DPMSCont |= 0x00;
  1218. break;
  1219. case FB_BLANK_HSYNC_SUSPEND:
  1220. /* Screen: Off, HSync: Off, VSync: On */
  1221. PMCont |= 0x02;
  1222. DPMSCont |= 0x01;
  1223. break;
  1224. case FB_BLANK_VSYNC_SUSPEND:
  1225. /* Screen: Off, HSync: On, VSync: Off */
  1226. PMCont |= 0x02;
  1227. DPMSCont |= 0x02;
  1228. break;
  1229. case FB_BLANK_POWERDOWN:
  1230. /* Screen: Off, HSync: Off, VSync: Off */
  1231. PMCont |= 0x00;
  1232. DPMSCont |= 0x03;
  1233. break;
  1234. }
  1235. write3CE(par, PowerStatus, DPMSCont);
  1236. t_outb(par, 4, 0x83C8);
  1237. t_outb(par, PMCont, 0x83C6);
  1238. debug("exit\n");
  1239. /* let fbcon do a softblank for us */
  1240. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1241. }
  1242. static const struct fb_ops tridentfb_ops = {
  1243. .owner = THIS_MODULE,
  1244. .fb_setcolreg = tridentfb_setcolreg,
  1245. .fb_pan_display = tridentfb_pan_display,
  1246. .fb_blank = tridentfb_blank,
  1247. .fb_check_var = tridentfb_check_var,
  1248. .fb_set_par = tridentfb_set_par,
  1249. .fb_fillrect = tridentfb_fillrect,
  1250. .fb_copyarea = tridentfb_copyarea,
  1251. .fb_imageblit = tridentfb_imageblit,
  1252. .fb_sync = tridentfb_sync,
  1253. };
  1254. static int trident_pci_probe(struct pci_dev *dev,
  1255. const struct pci_device_id *id)
  1256. {
  1257. int err;
  1258. unsigned char revision;
  1259. struct fb_info *info;
  1260. struct tridentfb_par *default_par;
  1261. int chip3D;
  1262. int chip_id;
  1263. bool found = false;
  1264. err = aperture_remove_conflicting_pci_devices(dev, "tridentfb");
  1265. if (err)
  1266. return err;
  1267. err = pcim_enable_device(dev);
  1268. if (err)
  1269. return err;
  1270. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1271. if (!info)
  1272. return -ENOMEM;
  1273. default_par = info->par;
  1274. chip_id = id->device;
  1275. /* If PCI id is 0x9660 then further detect chip type */
  1276. if (chip_id == TGUI9660) {
  1277. revision = vga_io_rseq(RevisionID);
  1278. switch (revision) {
  1279. case 0x21:
  1280. chip_id = PROVIDIA9685;
  1281. break;
  1282. case 0x22:
  1283. case 0x23:
  1284. chip_id = CYBER9397;
  1285. break;
  1286. case 0x2A:
  1287. chip_id = CYBER9397DVD;
  1288. break;
  1289. case 0x30:
  1290. case 0x33:
  1291. case 0x34:
  1292. case 0x35:
  1293. case 0x38:
  1294. case 0x3A:
  1295. case 0xB3:
  1296. chip_id = CYBER9385;
  1297. break;
  1298. case 0x40 ... 0x43:
  1299. chip_id = CYBER9382;
  1300. break;
  1301. case 0x4A:
  1302. chip_id = CYBER9388;
  1303. break;
  1304. default:
  1305. break;
  1306. }
  1307. }
  1308. chip3D = is3Dchip(chip_id);
  1309. if (is_xp(chip_id)) {
  1310. default_par->init_accel = xp_init_accel;
  1311. default_par->wait_engine = xp_wait_engine;
  1312. default_par->fill_rect = xp_fill_rect;
  1313. default_par->copy_rect = xp_copy_rect;
  1314. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
  1315. } else if (is_blade(chip_id)) {
  1316. default_par->init_accel = blade_init_accel;
  1317. default_par->wait_engine = blade_wait_engine;
  1318. default_par->fill_rect = blade_fill_rect;
  1319. default_par->copy_rect = blade_copy_rect;
  1320. default_par->image_blit = blade_image_blit;
  1321. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
  1322. } else if (chip3D) { /* 3DImage family left */
  1323. default_par->init_accel = image_init_accel;
  1324. default_par->wait_engine = image_wait_engine;
  1325. default_par->fill_rect = image_fill_rect;
  1326. default_par->copy_rect = image_copy_rect;
  1327. tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
  1328. } else { /* TGUI 9440/96XX family */
  1329. default_par->init_accel = tgui_init_accel;
  1330. default_par->wait_engine = xp_wait_engine;
  1331. default_par->fill_rect = tgui_fill_rect;
  1332. default_par->copy_rect = tgui_copy_rect;
  1333. tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
  1334. }
  1335. default_par->chip_id = chip_id;
  1336. /* setup MMIO region */
  1337. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1338. tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
  1339. if (!request_mem_region(tridentfb_fix.mmio_start,
  1340. tridentfb_fix.mmio_len, "tridentfb")) {
  1341. debug("request_region failed!\n");
  1342. framebuffer_release(info);
  1343. return -1;
  1344. }
  1345. default_par->io_virt = ioremap(tridentfb_fix.mmio_start,
  1346. tridentfb_fix.mmio_len);
  1347. if (!default_par->io_virt) {
  1348. debug("ioremap failed\n");
  1349. err = -1;
  1350. goto out_unmap1;
  1351. }
  1352. enable_mmio(default_par);
  1353. /* setup framebuffer memory */
  1354. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1355. tridentfb_fix.smem_len = get_memsize(default_par);
  1356. if (!request_mem_region(tridentfb_fix.smem_start,
  1357. tridentfb_fix.smem_len, "tridentfb")) {
  1358. debug("request_mem_region failed!\n");
  1359. disable_mmio(info->par);
  1360. err = -1;
  1361. goto out_unmap1;
  1362. }
  1363. info->screen_base = ioremap(tridentfb_fix.smem_start,
  1364. tridentfb_fix.smem_len);
  1365. if (!info->screen_base) {
  1366. debug("ioremap failed\n");
  1367. err = -1;
  1368. goto out_unmap2;
  1369. }
  1370. default_par->flatpanel = is_flatpanel(default_par);
  1371. if (default_par->flatpanel)
  1372. nativex = get_nativex(default_par);
  1373. info->fix = tridentfb_fix;
  1374. info->fbops = &tridentfb_ops;
  1375. info->pseudo_palette = default_par->pseudo_pal;
  1376. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1377. if (!noaccel && default_par->init_accel) {
  1378. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1379. info->flags |= FBINFO_HWACCEL_COPYAREA;
  1380. info->flags |= FBINFO_HWACCEL_FILLRECT;
  1381. } else
  1382. info->flags |= FBINFO_HWACCEL_DISABLED;
  1383. if (is_blade(chip_id) && chip_id != BLADE3D)
  1384. info->flags |= FBINFO_READS_FAST;
  1385. info->pixmap.addr = kmalloc(4096, GFP_KERNEL);
  1386. if (!info->pixmap.addr) {
  1387. err = -ENOMEM;
  1388. goto out_unmap2;
  1389. }
  1390. info->pixmap.size = 4096;
  1391. info->pixmap.buf_align = 4;
  1392. info->pixmap.scan_align = 1;
  1393. info->pixmap.access_align = 32;
  1394. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1395. info->var.bits_per_pixel = 8;
  1396. if (default_par->image_blit) {
  1397. info->flags |= FBINFO_HWACCEL_IMAGEBLIT;
  1398. info->pixmap.scan_align = 4;
  1399. }
  1400. if (noaccel) {
  1401. printk(KERN_DEBUG "disabling acceleration\n");
  1402. info->flags |= FBINFO_HWACCEL_DISABLED;
  1403. info->pixmap.scan_align = 1;
  1404. }
  1405. if (tridentfb_setup_ddc_bus(info) == 0) {
  1406. u8 *edid = fb_ddc_read(&default_par->ddc_adapter);
  1407. default_par->ddc_registered = true;
  1408. if (edid) {
  1409. fb_edid_to_monspecs(edid, &info->monspecs);
  1410. kfree(edid);
  1411. if (!info->monspecs.modedb)
  1412. dev_err(info->device, "error getting mode database\n");
  1413. else {
  1414. const struct fb_videomode *m;
  1415. fb_videomode_to_modelist(info->monspecs.modedb,
  1416. info->monspecs.modedb_len,
  1417. &info->modelist);
  1418. m = fb_find_best_display(&info->monspecs,
  1419. &info->modelist);
  1420. if (m) {
  1421. fb_videomode_to_var(&info->var, m);
  1422. /* fill all other info->var's fields */
  1423. if (tridentfb_check_var(&info->var,
  1424. info) == 0)
  1425. found = true;
  1426. }
  1427. }
  1428. }
  1429. }
  1430. if (!mode_option && !found)
  1431. mode_option = "640x480-8@60";
  1432. /* Prepare startup mode */
  1433. if (mode_option) {
  1434. err = fb_find_mode(&info->var, info, mode_option,
  1435. info->monspecs.modedb,
  1436. info->monspecs.modedb_len,
  1437. NULL, info->var.bits_per_pixel);
  1438. if (!err || err == 4) {
  1439. err = -EINVAL;
  1440. dev_err(info->device, "mode %s not found\n",
  1441. mode_option);
  1442. fb_destroy_modedb(info->monspecs.modedb);
  1443. info->monspecs.modedb = NULL;
  1444. goto out_unmap2;
  1445. }
  1446. }
  1447. fb_destroy_modedb(info->monspecs.modedb);
  1448. info->monspecs.modedb = NULL;
  1449. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1450. if (err < 0)
  1451. goto out_unmap2;
  1452. info->var.activate |= FB_ACTIVATE_NOW;
  1453. info->device = &dev->dev;
  1454. if (register_framebuffer(info) < 0) {
  1455. printk(KERN_ERR "tridentfb: could not register framebuffer\n");
  1456. fb_dealloc_cmap(&info->cmap);
  1457. err = -EINVAL;
  1458. goto out_unmap2;
  1459. }
  1460. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1461. info->node, info->fix.id, info->var.xres,
  1462. info->var.yres, info->var.bits_per_pixel);
  1463. pci_set_drvdata(dev, info);
  1464. return 0;
  1465. out_unmap2:
  1466. if (default_par->ddc_registered)
  1467. i2c_del_adapter(&default_par->ddc_adapter);
  1468. kfree(info->pixmap.addr);
  1469. if (info->screen_base)
  1470. iounmap(info->screen_base);
  1471. disable_mmio(info->par);
  1472. out_unmap1:
  1473. if (default_par->io_virt)
  1474. iounmap(default_par->io_virt);
  1475. framebuffer_release(info);
  1476. return err;
  1477. }
  1478. static void trident_pci_remove(struct pci_dev *dev)
  1479. {
  1480. struct fb_info *info = pci_get_drvdata(dev);
  1481. struct tridentfb_par *par = info->par;
  1482. unregister_framebuffer(info);
  1483. if (par->ddc_registered)
  1484. i2c_del_adapter(&par->ddc_adapter);
  1485. iounmap(par->io_virt);
  1486. iounmap(info->screen_base);
  1487. kfree(info->pixmap.addr);
  1488. fb_dealloc_cmap(&info->cmap);
  1489. framebuffer_release(info);
  1490. }
  1491. /* List of boards that we are trying to support */
  1492. static const struct pci_device_id trident_devices[] = {
  1493. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1494. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1495. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1496. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1497. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1498. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1499. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1500. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1501. {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1502. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1503. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1504. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1505. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1506. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1507. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1508. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1509. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1510. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1511. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1512. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1513. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1514. {0,}
  1515. };
  1516. MODULE_DEVICE_TABLE(pci, trident_devices);
  1517. static struct pci_driver tridentfb_pci_driver = {
  1518. .name = "tridentfb",
  1519. .id_table = trident_devices,
  1520. .probe = trident_pci_probe,
  1521. .remove = trident_pci_remove,
  1522. };
  1523. /*
  1524. * Parse user specified options (`video=trident:')
  1525. * example:
  1526. * video=trident:800x600,bpp=16,noaccel
  1527. */
  1528. #ifndef MODULE
  1529. static int __init tridentfb_setup(char *options)
  1530. {
  1531. char *opt;
  1532. if (!options || !*options)
  1533. return 0;
  1534. while ((opt = strsep(&options, ",")) != NULL) {
  1535. if (!*opt)
  1536. continue;
  1537. if (!strncmp(opt, "noaccel", 7))
  1538. noaccel = 1;
  1539. else if (!strncmp(opt, "fp", 2))
  1540. fp = 1;
  1541. else if (!strncmp(opt, "crt", 3))
  1542. fp = 0;
  1543. else if (!strncmp(opt, "bpp=", 4))
  1544. bpp = simple_strtoul(opt + 4, NULL, 0);
  1545. else if (!strncmp(opt, "center", 6))
  1546. center = 1;
  1547. else if (!strncmp(opt, "stretch", 7))
  1548. stretch = 1;
  1549. else if (!strncmp(opt, "memsize=", 8))
  1550. memsize = simple_strtoul(opt + 8, NULL, 0);
  1551. else if (!strncmp(opt, "memdiff=", 8))
  1552. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1553. else if (!strncmp(opt, "nativex=", 8))
  1554. nativex = simple_strtoul(opt + 8, NULL, 0);
  1555. else
  1556. mode_option = opt;
  1557. }
  1558. return 0;
  1559. }
  1560. #endif
  1561. static int __init tridentfb_init(void)
  1562. {
  1563. #ifndef MODULE
  1564. char *option = NULL;
  1565. if (fb_get_options("tridentfb", &option))
  1566. return -ENODEV;
  1567. tridentfb_setup(option);
  1568. #endif
  1569. return pci_register_driver(&tridentfb_pci_driver);
  1570. }
  1571. static void __exit tridentfb_exit(void)
  1572. {
  1573. pci_unregister_driver(&tridentfb_pci_driver);
  1574. }
  1575. module_init(tridentfb_init);
  1576. module_exit(tridentfb_exit);
  1577. MODULE_AUTHOR("Jani Monoses <[email protected]>");
  1578. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1579. MODULE_LICENSE("GPL");
  1580. MODULE_ALIAS("cyblafb");