sh7760fb.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH7760/SH7763 LCDC Framebuffer driver.
  4. *
  5. * (c) 2006-2008 MSC Vertriebsges.m.b.H.,
  6. * Manuel Lauss <[email protected]>
  7. * (c) 2008 Nobuhiro Iwamatsu <[email protected]>
  8. *
  9. * PLEASE HAVE A LOOK AT Documentation/fb/sh7760fb.rst!
  10. *
  11. * Thanks to Siegfried Schaefer <s.schaefer at schaefer-edv.de>
  12. * for his original source and testing!
  13. *
  14. * sh7760_setcolreg get from drivers/video/sh_mobile_lcdcfb.c
  15. */
  16. #include <linux/completion.h>
  17. #include <linux/delay.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/fb.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <asm/sh7760fb.h>
  27. struct sh7760fb_par {
  28. void __iomem *base;
  29. int irq;
  30. struct sh7760fb_platdata *pd; /* display information */
  31. dma_addr_t fbdma; /* physical address */
  32. int rot; /* rotation enabled? */
  33. u32 pseudo_palette[16];
  34. struct platform_device *dev;
  35. struct resource *ioarea;
  36. struct completion vsync; /* vsync irq event */
  37. };
  38. static irqreturn_t sh7760fb_irq(int irq, void *data)
  39. {
  40. struct completion *c = data;
  41. complete(c);
  42. return IRQ_HANDLED;
  43. }
  44. /* wait_for_lps - wait until power supply has reached a certain state. */
  45. static int wait_for_lps(struct sh7760fb_par *par, int val)
  46. {
  47. int i = 100;
  48. while (--i && ((ioread16(par->base + LDPMMR) & 3) != val))
  49. msleep(1);
  50. if (i <= 0)
  51. return -ETIMEDOUT;
  52. return 0;
  53. }
  54. /* en/disable the LCDC */
  55. static int sh7760fb_blank(int blank, struct fb_info *info)
  56. {
  57. struct sh7760fb_par *par = info->par;
  58. struct sh7760fb_platdata *pd = par->pd;
  59. unsigned short cntr = ioread16(par->base + LDCNTR);
  60. unsigned short intr = ioread16(par->base + LDINTR);
  61. int lps;
  62. if (blank == FB_BLANK_UNBLANK) {
  63. intr |= VINT_START;
  64. cntr = LDCNTR_DON2 | LDCNTR_DON;
  65. lps = 3;
  66. } else {
  67. intr &= ~VINT_START;
  68. cntr = LDCNTR_DON2;
  69. lps = 0;
  70. }
  71. if (pd->blank)
  72. pd->blank(blank);
  73. iowrite16(intr, par->base + LDINTR);
  74. iowrite16(cntr, par->base + LDCNTR);
  75. return wait_for_lps(par, lps);
  76. }
  77. static int sh7760_setcolreg (u_int regno,
  78. u_int red, u_int green, u_int blue,
  79. u_int transp, struct fb_info *info)
  80. {
  81. u32 *palette = info->pseudo_palette;
  82. if (regno >= 16)
  83. return -EINVAL;
  84. /* only FB_VISUAL_TRUECOLOR supported */
  85. red >>= 16 - info->var.red.length;
  86. green >>= 16 - info->var.green.length;
  87. blue >>= 16 - info->var.blue.length;
  88. transp >>= 16 - info->var.transp.length;
  89. palette[regno] = (red << info->var.red.offset) |
  90. (green << info->var.green.offset) |
  91. (blue << info->var.blue.offset) |
  92. (transp << info->var.transp.offset);
  93. return 0;
  94. }
  95. static int sh7760fb_get_color_info(struct device *dev,
  96. u16 lddfr, int *bpp, int *gray)
  97. {
  98. int lbpp, lgray;
  99. lgray = lbpp = 0;
  100. switch (lddfr & LDDFR_COLOR_MASK) {
  101. case LDDFR_1BPP_MONO:
  102. lgray = 1;
  103. lbpp = 1;
  104. break;
  105. case LDDFR_2BPP_MONO:
  106. lgray = 1;
  107. lbpp = 2;
  108. break;
  109. case LDDFR_4BPP_MONO:
  110. lgray = 1;
  111. case LDDFR_4BPP:
  112. lbpp = 4;
  113. break;
  114. case LDDFR_6BPP_MONO:
  115. lgray = 1;
  116. case LDDFR_8BPP:
  117. lbpp = 8;
  118. break;
  119. case LDDFR_16BPP_RGB555:
  120. case LDDFR_16BPP_RGB565:
  121. lbpp = 16;
  122. lgray = 0;
  123. break;
  124. default:
  125. dev_dbg(dev, "unsupported LDDFR bit depth.\n");
  126. return -EINVAL;
  127. }
  128. if (bpp)
  129. *bpp = lbpp;
  130. if (gray)
  131. *gray = lgray;
  132. return 0;
  133. }
  134. static int sh7760fb_check_var(struct fb_var_screeninfo *var,
  135. struct fb_info *info)
  136. {
  137. struct fb_fix_screeninfo *fix = &info->fix;
  138. struct sh7760fb_par *par = info->par;
  139. int ret, bpp;
  140. /* get color info from register value */
  141. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  142. if (ret)
  143. return ret;
  144. var->bits_per_pixel = bpp;
  145. if ((var->grayscale) && (var->bits_per_pixel == 1))
  146. fix->visual = FB_VISUAL_MONO10;
  147. else if (var->bits_per_pixel >= 15)
  148. fix->visual = FB_VISUAL_TRUECOLOR;
  149. else
  150. fix->visual = FB_VISUAL_PSEUDOCOLOR;
  151. /* TODO: add some more validation here */
  152. return 0;
  153. }
  154. /*
  155. * sh7760fb_set_par - set videomode.
  156. *
  157. * NOTE: The rotation, grayscale and DSTN codepaths are
  158. * totally untested!
  159. */
  160. static int sh7760fb_set_par(struct fb_info *info)
  161. {
  162. struct sh7760fb_par *par = info->par;
  163. struct fb_videomode *vm = par->pd->def_mode;
  164. unsigned long sbase, dstn_off, ldsarl, stride;
  165. unsigned short hsynp, hsynw, htcn, hdcn;
  166. unsigned short vsynp, vsynw, vtln, vdln;
  167. unsigned short lddfr, ldmtr;
  168. int ret, bpp, gray;
  169. par->rot = par->pd->rotate;
  170. /* rotate only works with xres <= 320 */
  171. if (par->rot && (vm->xres > 320)) {
  172. dev_dbg(info->dev, "rotation disabled due to display size\n");
  173. par->rot = 0;
  174. }
  175. /* calculate LCDC reg vals from display parameters */
  176. hsynp = vm->right_margin + vm->xres;
  177. hsynw = vm->hsync_len;
  178. htcn = vm->left_margin + hsynp + hsynw;
  179. hdcn = vm->xres;
  180. vsynp = vm->lower_margin + vm->yres;
  181. vsynw = vm->vsync_len;
  182. vtln = vm->upper_margin + vsynp + vsynw;
  183. vdln = vm->yres;
  184. /* get color info from register value */
  185. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, &gray);
  186. if (ret)
  187. return ret;
  188. dev_dbg(info->dev, "%dx%d %dbpp %s (orientation %s)\n", hdcn,
  189. vdln, bpp, gray ? "grayscale" : "color",
  190. par->rot ? "rotated" : "normal");
  191. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  192. lddfr = par->pd->lddfr | (1 << 8);
  193. #else
  194. lddfr = par->pd->lddfr & ~(1 << 8);
  195. #endif
  196. ldmtr = par->pd->ldmtr;
  197. if (!(vm->sync & FB_SYNC_HOR_HIGH_ACT))
  198. ldmtr |= LDMTR_CL1POL;
  199. if (!(vm->sync & FB_SYNC_VERT_HIGH_ACT))
  200. ldmtr |= LDMTR_FLMPOL;
  201. /* shut down LCDC before changing display parameters */
  202. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  203. iowrite16(par->pd->ldickr, par->base + LDICKR); /* pixclock */
  204. iowrite16(ldmtr, par->base + LDMTR); /* polarities */
  205. iowrite16(lddfr, par->base + LDDFR); /* color/depth */
  206. iowrite16((par->rot ? 1 << 13 : 0), par->base + LDSMR); /* rotate */
  207. iowrite16(par->pd->ldpmmr, par->base + LDPMMR); /* Power Management */
  208. iowrite16(par->pd->ldpspr, par->base + LDPSPR); /* Power Supply Ctrl */
  209. /* display resolution */
  210. iowrite16(((htcn >> 3) - 1) | (((hdcn >> 3) - 1) << 8),
  211. par->base + LDHCNR);
  212. iowrite16(vdln - 1, par->base + LDVDLNR);
  213. iowrite16(vtln - 1, par->base + LDVTLNR);
  214. /* h/v sync signals */
  215. iowrite16((vsynp - 1) | ((vsynw - 1) << 12), par->base + LDVSYNR);
  216. iowrite16(((hsynp >> 3) - 1) | (((hsynw >> 3) - 1) << 12),
  217. par->base + LDHSYNR);
  218. /* AC modulation sig */
  219. iowrite16(par->pd->ldaclnr, par->base + LDACLNR);
  220. stride = (par->rot) ? vtln : hdcn;
  221. if (!gray)
  222. stride *= (bpp + 7) >> 3;
  223. else {
  224. if (bpp == 1)
  225. stride >>= 3;
  226. else if (bpp == 2)
  227. stride >>= 2;
  228. else if (bpp == 4)
  229. stride >>= 1;
  230. /* 6 bpp == 8 bpp */
  231. }
  232. /* if rotated, stride must be power of 2 */
  233. if (par->rot) {
  234. unsigned long bit = 1 << 31;
  235. while (bit) {
  236. if (stride & bit)
  237. break;
  238. bit >>= 1;
  239. }
  240. if (stride & ~bit)
  241. stride = bit << 1; /* not P-o-2, round up */
  242. }
  243. iowrite16(stride, par->base + LDLAOR);
  244. /* set display mem start address */
  245. sbase = (unsigned long)par->fbdma;
  246. if (par->rot)
  247. sbase += (hdcn - 1) * stride;
  248. iowrite32(sbase, par->base + LDSARU);
  249. /*
  250. * for DSTN need to set address for lower half.
  251. * I (mlau) don't know which address to set it to,
  252. * so I guessed at (stride * yres/2).
  253. */
  254. if (((ldmtr & 0x003f) >= LDMTR_DSTN_MONO_8) &&
  255. ((ldmtr & 0x003f) <= LDMTR_DSTN_COLOR_16)) {
  256. dev_dbg(info->dev, " ***** DSTN untested! *****\n");
  257. dstn_off = stride;
  258. if (par->rot)
  259. dstn_off *= hdcn >> 1;
  260. else
  261. dstn_off *= vdln >> 1;
  262. ldsarl = sbase + dstn_off;
  263. } else
  264. ldsarl = 0;
  265. iowrite32(ldsarl, par->base + LDSARL); /* mem for lower half of DSTN */
  266. info->fix.line_length = stride;
  267. sh7760fb_check_var(&info->var, info);
  268. sh7760fb_blank(FB_BLANK_UNBLANK, info); /* panel on! */
  269. dev_dbg(info->dev, "hdcn : %6d htcn : %6d\n", hdcn, htcn);
  270. dev_dbg(info->dev, "hsynw : %6d hsynp : %6d\n", hsynw, hsynp);
  271. dev_dbg(info->dev, "vdln : %6d vtln : %6d\n", vdln, vtln);
  272. dev_dbg(info->dev, "vsynw : %6d vsynp : %6d\n", vsynw, vsynp);
  273. dev_dbg(info->dev, "clksrc: %6d clkdiv: %6d\n",
  274. (par->pd->ldickr >> 12) & 3, par->pd->ldickr & 0x1f);
  275. dev_dbg(info->dev, "ldpmmr: 0x%04x ldpspr: 0x%04x\n", par->pd->ldpmmr,
  276. par->pd->ldpspr);
  277. dev_dbg(info->dev, "ldmtr : 0x%04x lddfr : 0x%04x\n", ldmtr, lddfr);
  278. dev_dbg(info->dev, "ldlaor: %ld\n", stride);
  279. dev_dbg(info->dev, "ldsaru: 0x%08lx ldsarl: 0x%08lx\n", sbase, ldsarl);
  280. return 0;
  281. }
  282. static const struct fb_ops sh7760fb_ops = {
  283. .owner = THIS_MODULE,
  284. .fb_blank = sh7760fb_blank,
  285. .fb_check_var = sh7760fb_check_var,
  286. .fb_setcolreg = sh7760_setcolreg,
  287. .fb_set_par = sh7760fb_set_par,
  288. .fb_fillrect = cfb_fillrect,
  289. .fb_copyarea = cfb_copyarea,
  290. .fb_imageblit = cfb_imageblit,
  291. };
  292. static void sh7760fb_free_mem(struct fb_info *info)
  293. {
  294. struct sh7760fb_par *par = info->par;
  295. if (!info->screen_base)
  296. return;
  297. dma_free_coherent(info->dev, info->screen_size,
  298. info->screen_base, par->fbdma);
  299. par->fbdma = 0;
  300. info->screen_base = NULL;
  301. info->screen_size = 0;
  302. }
  303. /* allocate the framebuffer memory. This memory must be in Area3,
  304. * (dictated by the DMA engine) and contiguous, at a 512 byte boundary.
  305. */
  306. static int sh7760fb_alloc_mem(struct fb_info *info)
  307. {
  308. struct sh7760fb_par *par = info->par;
  309. void *fbmem;
  310. unsigned long vram;
  311. int ret, bpp;
  312. if (info->screen_base)
  313. return 0;
  314. /* get color info from register value */
  315. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  316. if (ret) {
  317. printk(KERN_ERR "colinfo\n");
  318. return ret;
  319. }
  320. /* min VRAM: xres_min = 16, yres_min = 1, bpp = 1: 2byte -> 1 page
  321. max VRAM: xres_max = 1024, yres_max = 1024, bpp = 16: 2MB */
  322. vram = info->var.xres * info->var.yres;
  323. if (info->var.grayscale) {
  324. if (bpp == 1)
  325. vram >>= 3;
  326. else if (bpp == 2)
  327. vram >>= 2;
  328. else if (bpp == 4)
  329. vram >>= 1;
  330. } else if (bpp > 8)
  331. vram *= 2;
  332. if ((vram < 1) || (vram > 1024 * 2048)) {
  333. dev_dbg(info->dev, "too much VRAM required. Check settings\n");
  334. return -ENODEV;
  335. }
  336. if (vram < PAGE_SIZE)
  337. vram = PAGE_SIZE;
  338. fbmem = dma_alloc_coherent(info->dev, vram, &par->fbdma, GFP_KERNEL);
  339. if (!fbmem)
  340. return -ENOMEM;
  341. if ((par->fbdma & SH7760FB_DMA_MASK) != SH7760FB_DMA_MASK) {
  342. sh7760fb_free_mem(info);
  343. dev_err(info->dev, "kernel gave me memory at 0x%08lx, which is"
  344. "unusable for the LCDC\n", (unsigned long)par->fbdma);
  345. return -ENOMEM;
  346. }
  347. info->screen_base = fbmem;
  348. info->screen_size = vram;
  349. info->fix.smem_start = (unsigned long)info->screen_base;
  350. info->fix.smem_len = info->screen_size;
  351. return 0;
  352. }
  353. static int sh7760fb_probe(struct platform_device *pdev)
  354. {
  355. struct fb_info *info;
  356. struct resource *res;
  357. struct sh7760fb_par *par;
  358. int ret;
  359. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  360. if (unlikely(res == NULL)) {
  361. dev_err(&pdev->dev, "invalid resource\n");
  362. return -EINVAL;
  363. }
  364. info = framebuffer_alloc(sizeof(struct sh7760fb_par), &pdev->dev);
  365. if (!info)
  366. return -ENOMEM;
  367. par = info->par;
  368. par->dev = pdev;
  369. par->pd = pdev->dev.platform_data;
  370. if (!par->pd) {
  371. dev_dbg(info->dev, "no display setup data!\n");
  372. ret = -ENODEV;
  373. goto out_fb;
  374. }
  375. par->ioarea = request_mem_region(res->start,
  376. resource_size(res), pdev->name);
  377. if (!par->ioarea) {
  378. dev_err(&pdev->dev, "mmio area busy\n");
  379. ret = -EBUSY;
  380. goto out_fb;
  381. }
  382. par->base = ioremap(res->start, resource_size(res));
  383. if (!par->base) {
  384. dev_err(&pdev->dev, "cannot remap\n");
  385. ret = -ENODEV;
  386. goto out_res;
  387. }
  388. iowrite16(0, par->base + LDINTR); /* disable vsync irq */
  389. par->irq = platform_get_irq(pdev, 0);
  390. if (par->irq >= 0) {
  391. ret = request_irq(par->irq, sh7760fb_irq, 0,
  392. "sh7760-lcdc", &par->vsync);
  393. if (ret) {
  394. dev_err(&pdev->dev, "cannot grab IRQ\n");
  395. par->irq = -ENXIO;
  396. } else
  397. disable_irq_nosync(par->irq);
  398. }
  399. fb_videomode_to_var(&info->var, par->pd->def_mode);
  400. ret = sh7760fb_alloc_mem(info);
  401. if (ret) {
  402. dev_dbg(info->dev, "framebuffer memory allocation failed!\n");
  403. goto out_unmap;
  404. }
  405. info->pseudo_palette = par->pseudo_palette;
  406. /* fixup color register bitpositions. These are fixed by hardware */
  407. info->var.red.offset = 11;
  408. info->var.red.length = 5;
  409. info->var.red.msb_right = 0;
  410. info->var.green.offset = 5;
  411. info->var.green.length = 6;
  412. info->var.green.msb_right = 0;
  413. info->var.blue.offset = 0;
  414. info->var.blue.length = 5;
  415. info->var.blue.msb_right = 0;
  416. info->var.transp.offset = 0;
  417. info->var.transp.length = 0;
  418. info->var.transp.msb_right = 0;
  419. strcpy(info->fix.id, "sh7760-lcdc");
  420. /* set the DON2 bit now, before cmap allocation, as it will randomize
  421. * palette memory.
  422. */
  423. iowrite16(LDCNTR_DON2, par->base + LDCNTR);
  424. info->fbops = &sh7760fb_ops;
  425. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  426. if (ret) {
  427. dev_dbg(info->dev, "Unable to allocate cmap memory\n");
  428. goto out_mem;
  429. }
  430. ret = register_framebuffer(info);
  431. if (ret < 0) {
  432. dev_dbg(info->dev, "cannot register fb!\n");
  433. goto out_cmap;
  434. }
  435. platform_set_drvdata(pdev, info);
  436. printk(KERN_INFO "%s: memory at phys 0x%08lx-0x%08lx, size %ld KiB\n",
  437. pdev->name,
  438. (unsigned long)par->fbdma,
  439. (unsigned long)(par->fbdma + info->screen_size - 1),
  440. info->screen_size >> 10);
  441. return 0;
  442. out_cmap:
  443. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  444. fb_dealloc_cmap(&info->cmap);
  445. out_mem:
  446. sh7760fb_free_mem(info);
  447. out_unmap:
  448. if (par->irq >= 0)
  449. free_irq(par->irq, &par->vsync);
  450. iounmap(par->base);
  451. out_res:
  452. release_mem_region(res->start, resource_size(res));
  453. out_fb:
  454. framebuffer_release(info);
  455. return ret;
  456. }
  457. static int sh7760fb_remove(struct platform_device *dev)
  458. {
  459. struct fb_info *info = platform_get_drvdata(dev);
  460. struct sh7760fb_par *par = info->par;
  461. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  462. unregister_framebuffer(info);
  463. fb_dealloc_cmap(&info->cmap);
  464. sh7760fb_free_mem(info);
  465. if (par->irq >= 0)
  466. free_irq(par->irq, &par->vsync);
  467. iounmap(par->base);
  468. release_mem_region(par->ioarea->start, resource_size(par->ioarea));
  469. framebuffer_release(info);
  470. return 0;
  471. }
  472. static struct platform_driver sh7760_lcdc_driver = {
  473. .driver = {
  474. .name = "sh7760-lcdc",
  475. },
  476. .probe = sh7760fb_probe,
  477. .remove = sh7760fb_remove,
  478. };
  479. module_platform_driver(sh7760_lcdc_driver);
  480. MODULE_AUTHOR("Nobuhiro Iwamatsu, Manuel Lauss");
  481. MODULE_DESCRIPTION("FBdev for SH7760/63 integrated LCD Controller");
  482. MODULE_LICENSE("GPL v2");