s3fb.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * linux/drivers/video/s3fb.c -- Frame buffer device driver for S3 Trio/Virge
  3. *
  4. * Copyright (c) 2006-2007 Ondrej Zajicek <[email protected]>
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. *
  10. * Code is based on David Boucher's viafb (http://davesdomain.org.uk/viafb/)
  11. * which is based on the code of neofb.
  12. */
  13. #include <linux/aperture.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/string.h>
  18. #include <linux/mm.h>
  19. #include <linux/tty.h>
  20. #include <linux/delay.h>
  21. #include <linux/fb.h>
  22. #include <linux/svga.h>
  23. #include <linux/init.h>
  24. #include <linux/pci.h>
  25. #include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
  26. #include <video/vga.h>
  27. #include <linux/i2c.h>
  28. #include <linux/i2c-algo-bit.h>
  29. struct s3fb_info {
  30. int chip, rev, mclk_freq;
  31. int wc_cookie;
  32. struct vgastate state;
  33. struct mutex open_lock;
  34. unsigned int ref_count;
  35. u32 pseudo_palette[16];
  36. #ifdef CONFIG_FB_S3_DDC
  37. u8 __iomem *mmio;
  38. bool ddc_registered;
  39. struct i2c_adapter ddc_adapter;
  40. struct i2c_algo_bit_data ddc_algo;
  41. #endif
  42. };
  43. /* ------------------------------------------------------------------------- */
  44. static const struct svga_fb_format s3fb_formats[] = {
  45. { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
  46. FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  47. { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 0,
  48. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  49. { 4, {0, 4, 0}, {0, 4, 0}, {0, 4, 0}, {0, 0, 0}, 1,
  50. FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
  51. { 8, {0, 8, 0}, {0, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  52. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 4, 8},
  53. {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  54. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  55. {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
  56. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 4},
  57. {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  58. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  59. {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
  60. FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 1, 2},
  61. SVGA_FORMAT_END
  62. };
  63. static const struct svga_pll s3_pll = {3, 129, 3, 33, 0, 3,
  64. 35000, 240000, 14318};
  65. static const struct svga_pll s3_trio3d_pll = {3, 129, 3, 31, 0, 4,
  66. 230000, 460000, 14318};
  67. static const int s3_memsizes[] = {4096, 0, 3072, 8192, 2048, 6144, 1024, 512};
  68. static const char * const s3_names[] = {"S3 Unknown", "S3 Trio32", "S3 Trio64", "S3 Trio64V+",
  69. "S3 Trio64UV+", "S3 Trio64V2/DX", "S3 Trio64V2/GX",
  70. "S3 Plato/PX", "S3 Aurora64V+", "S3 Virge",
  71. "S3 Virge/VX", "S3 Virge/DX", "S3 Virge/GX",
  72. "S3 Virge/GX2", "S3 Virge/GX2+", "",
  73. "S3 Trio3D/1X", "S3 Trio3D/2X", "S3 Trio3D/2X",
  74. "S3 Trio3D", "S3 Virge/MX"};
  75. #define CHIP_UNKNOWN 0x00
  76. #define CHIP_732_TRIO32 0x01
  77. #define CHIP_764_TRIO64 0x02
  78. #define CHIP_765_TRIO64VP 0x03
  79. #define CHIP_767_TRIO64UVP 0x04
  80. #define CHIP_775_TRIO64V2_DX 0x05
  81. #define CHIP_785_TRIO64V2_GX 0x06
  82. #define CHIP_551_PLATO_PX 0x07
  83. #define CHIP_M65_AURORA64VP 0x08
  84. #define CHIP_325_VIRGE 0x09
  85. #define CHIP_988_VIRGE_VX 0x0A
  86. #define CHIP_375_VIRGE_DX 0x0B
  87. #define CHIP_385_VIRGE_GX 0x0C
  88. #define CHIP_357_VIRGE_GX2 0x0D
  89. #define CHIP_359_VIRGE_GX2P 0x0E
  90. #define CHIP_360_TRIO3D_1X 0x10
  91. #define CHIP_362_TRIO3D_2X 0x11
  92. #define CHIP_368_TRIO3D_2X 0x12
  93. #define CHIP_365_TRIO3D 0x13
  94. #define CHIP_260_VIRGE_MX 0x14
  95. #define CHIP_XXX_TRIO 0x80
  96. #define CHIP_XXX_TRIO64V2_DXGX 0x81
  97. #define CHIP_XXX_VIRGE_DXGX 0x82
  98. #define CHIP_36X_TRIO3D_1X_2X 0x83
  99. #define CHIP_UNDECIDED_FLAG 0x80
  100. #define CHIP_MASK 0xFF
  101. #define MMIO_OFFSET 0x1000000
  102. #define MMIO_SIZE 0x10000
  103. /* CRT timing register sets */
  104. static const struct vga_regset s3_h_total_regs[] = {{0x00, 0, 7}, {0x5D, 0, 0}, VGA_REGSET_END};
  105. static const struct vga_regset s3_h_display_regs[] = {{0x01, 0, 7}, {0x5D, 1, 1}, VGA_REGSET_END};
  106. static const struct vga_regset s3_h_blank_start_regs[] = {{0x02, 0, 7}, {0x5D, 2, 2}, VGA_REGSET_END};
  107. static const struct vga_regset s3_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7}, VGA_REGSET_END};
  108. static const struct vga_regset s3_h_sync_start_regs[] = {{0x04, 0, 7}, {0x5D, 4, 4}, VGA_REGSET_END};
  109. static const struct vga_regset s3_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
  110. static const struct vga_regset s3_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x5E, 0, 0}, VGA_REGSET_END};
  111. static const struct vga_regset s3_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x5E, 1, 1}, VGA_REGSET_END};
  112. static const struct vga_regset s3_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x5E, 2, 2}, VGA_REGSET_END};
  113. static const struct vga_regset s3_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
  114. static const struct vga_regset s3_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x5E, 4, 4}, VGA_REGSET_END};
  115. static const struct vga_regset s3_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
  116. static const struct vga_regset s3_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, {0x5E, 6, 6}, VGA_REGSET_END};
  117. static const struct vga_regset s3_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x69, 0, 4}, VGA_REGSET_END};
  118. static const struct vga_regset s3_offset_regs[] = {{0x13, 0, 7}, {0x51, 4, 5}, VGA_REGSET_END}; /* set 0x43 bit 2 to 0 */
  119. static const struct vga_regset s3_dtpc_regs[] = {{0x3B, 0, 7}, {0x5D, 6, 6}, VGA_REGSET_END};
  120. static const struct svga_timing_regs s3_timing_regs = {
  121. s3_h_total_regs, s3_h_display_regs, s3_h_blank_start_regs,
  122. s3_h_blank_end_regs, s3_h_sync_start_regs, s3_h_sync_end_regs,
  123. s3_v_total_regs, s3_v_display_regs, s3_v_blank_start_regs,
  124. s3_v_blank_end_regs, s3_v_sync_start_regs, s3_v_sync_end_regs,
  125. };
  126. /* ------------------------------------------------------------------------- */
  127. /* Module parameters */
  128. static char *mode_option;
  129. static int mtrr = 1;
  130. static int fasttext = 1;
  131. MODULE_AUTHOR("(c) 2006-2007 Ondrej Zajicek <[email protected]>");
  132. MODULE_LICENSE("GPL");
  133. MODULE_DESCRIPTION("fbdev driver for S3 Trio/Virge");
  134. module_param(mode_option, charp, 0444);
  135. MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
  136. module_param_named(mode, mode_option, charp, 0444);
  137. MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
  138. module_param(mtrr, int, 0444);
  139. MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
  140. module_param(fasttext, int, 0644);
  141. MODULE_PARM_DESC(fasttext, "Enable S3 fast text mode (1=enable, 0=disable, default=1)");
  142. /* ------------------------------------------------------------------------- */
  143. #ifdef CONFIG_FB_S3_DDC
  144. #define DDC_REG 0xaa /* Trio 3D/1X/2X */
  145. #define DDC_MMIO_REG 0xff20 /* all other chips */
  146. #define DDC_SCL_OUT (1 << 0)
  147. #define DDC_SDA_OUT (1 << 1)
  148. #define DDC_SCL_IN (1 << 2)
  149. #define DDC_SDA_IN (1 << 3)
  150. #define DDC_DRIVE_EN (1 << 4)
  151. static bool s3fb_ddc_needs_mmio(int chip)
  152. {
  153. return !(chip == CHIP_360_TRIO3D_1X ||
  154. chip == CHIP_362_TRIO3D_2X ||
  155. chip == CHIP_368_TRIO3D_2X);
  156. }
  157. static u8 s3fb_ddc_read(struct s3fb_info *par)
  158. {
  159. if (s3fb_ddc_needs_mmio(par->chip))
  160. return readb(par->mmio + DDC_MMIO_REG);
  161. else
  162. return vga_rcrt(par->state.vgabase, DDC_REG);
  163. }
  164. static void s3fb_ddc_write(struct s3fb_info *par, u8 val)
  165. {
  166. if (s3fb_ddc_needs_mmio(par->chip))
  167. writeb(val, par->mmio + DDC_MMIO_REG);
  168. else
  169. vga_wcrt(par->state.vgabase, DDC_REG, val);
  170. }
  171. static void s3fb_ddc_setscl(void *data, int val)
  172. {
  173. struct s3fb_info *par = data;
  174. unsigned char reg;
  175. reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
  176. if (val)
  177. reg |= DDC_SCL_OUT;
  178. else
  179. reg &= ~DDC_SCL_OUT;
  180. s3fb_ddc_write(par, reg);
  181. }
  182. static void s3fb_ddc_setsda(void *data, int val)
  183. {
  184. struct s3fb_info *par = data;
  185. unsigned char reg;
  186. reg = s3fb_ddc_read(par) | DDC_DRIVE_EN;
  187. if (val)
  188. reg |= DDC_SDA_OUT;
  189. else
  190. reg &= ~DDC_SDA_OUT;
  191. s3fb_ddc_write(par, reg);
  192. }
  193. static int s3fb_ddc_getscl(void *data)
  194. {
  195. struct s3fb_info *par = data;
  196. return !!(s3fb_ddc_read(par) & DDC_SCL_IN);
  197. }
  198. static int s3fb_ddc_getsda(void *data)
  199. {
  200. struct s3fb_info *par = data;
  201. return !!(s3fb_ddc_read(par) & DDC_SDA_IN);
  202. }
  203. static int s3fb_setup_ddc_bus(struct fb_info *info)
  204. {
  205. struct s3fb_info *par = info->par;
  206. strscpy(par->ddc_adapter.name, info->fix.id,
  207. sizeof(par->ddc_adapter.name));
  208. par->ddc_adapter.owner = THIS_MODULE;
  209. par->ddc_adapter.class = I2C_CLASS_DDC;
  210. par->ddc_adapter.algo_data = &par->ddc_algo;
  211. par->ddc_adapter.dev.parent = info->device;
  212. par->ddc_algo.setsda = s3fb_ddc_setsda;
  213. par->ddc_algo.setscl = s3fb_ddc_setscl;
  214. par->ddc_algo.getsda = s3fb_ddc_getsda;
  215. par->ddc_algo.getscl = s3fb_ddc_getscl;
  216. par->ddc_algo.udelay = 10;
  217. par->ddc_algo.timeout = 20;
  218. par->ddc_algo.data = par;
  219. i2c_set_adapdata(&par->ddc_adapter, par);
  220. /*
  221. * some Virge cards have external MUX to switch chip I2C bus between
  222. * DDC and extension pins - switch it do DDC
  223. */
  224. /* vga_wseq(par->state.vgabase, 0x08, 0x06); - not needed, already unlocked */
  225. if (par->chip == CHIP_357_VIRGE_GX2 ||
  226. par->chip == CHIP_359_VIRGE_GX2P ||
  227. par->chip == CHIP_260_VIRGE_MX)
  228. svga_wseq_mask(par->state.vgabase, 0x0d, 0x01, 0x03);
  229. else
  230. svga_wseq_mask(par->state.vgabase, 0x0d, 0x00, 0x03);
  231. /* some Virge need this or the DDC is ignored */
  232. svga_wcrt_mask(par->state.vgabase, 0x5c, 0x03, 0x03);
  233. return i2c_bit_add_bus(&par->ddc_adapter);
  234. }
  235. #endif /* CONFIG_FB_S3_DDC */
  236. /* ------------------------------------------------------------------------- */
  237. /* Set font in S3 fast text mode */
  238. static void s3fb_settile_fast(struct fb_info *info, struct fb_tilemap *map)
  239. {
  240. const u8 *font = map->data;
  241. u8 __iomem *fb = (u8 __iomem *) info->screen_base;
  242. int i, c;
  243. if ((map->width != 8) || (map->height != 16) ||
  244. (map->depth != 1) || (map->length != 256)) {
  245. fb_err(info, "unsupported font parameters: width %d, height %d, depth %d, length %d\n",
  246. map->width, map->height, map->depth, map->length);
  247. return;
  248. }
  249. fb += 2;
  250. for (i = 0; i < map->height; i++) {
  251. for (c = 0; c < map->length; c++) {
  252. fb_writeb(font[c * map->height + i], fb + c * 4);
  253. }
  254. fb += 1024;
  255. }
  256. }
  257. static void s3fb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
  258. {
  259. struct s3fb_info *par = info->par;
  260. svga_tilecursor(par->state.vgabase, info, cursor);
  261. }
  262. static struct fb_tile_ops s3fb_tile_ops = {
  263. .fb_settile = svga_settile,
  264. .fb_tilecopy = svga_tilecopy,
  265. .fb_tilefill = svga_tilefill,
  266. .fb_tileblit = svga_tileblit,
  267. .fb_tilecursor = s3fb_tilecursor,
  268. .fb_get_tilemax = svga_get_tilemax,
  269. };
  270. static struct fb_tile_ops s3fb_fast_tile_ops = {
  271. .fb_settile = s3fb_settile_fast,
  272. .fb_tilecopy = svga_tilecopy,
  273. .fb_tilefill = svga_tilefill,
  274. .fb_tileblit = svga_tileblit,
  275. .fb_tilecursor = s3fb_tilecursor,
  276. .fb_get_tilemax = svga_get_tilemax,
  277. };
  278. /* ------------------------------------------------------------------------- */
  279. /* image data is MSB-first, fb structure is MSB-first too */
  280. static inline u32 expand_color(u32 c)
  281. {
  282. return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
  283. }
  284. /* s3fb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
  285. static void s3fb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
  286. {
  287. u32 fg = expand_color(image->fg_color);
  288. u32 bg = expand_color(image->bg_color);
  289. const u8 *src1, *src;
  290. u8 __iomem *dst1;
  291. u32 __iomem *dst;
  292. u32 val;
  293. int x, y;
  294. src1 = image->data;
  295. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  296. + ((image->dx / 8) * 4);
  297. for (y = 0; y < image->height; y++) {
  298. src = src1;
  299. dst = (u32 __iomem *) dst1;
  300. for (x = 0; x < image->width; x += 8) {
  301. val = *(src++) * 0x01010101;
  302. val = (val & fg) | (~val & bg);
  303. fb_writel(val, dst++);
  304. }
  305. src1 += image->width / 8;
  306. dst1 += info->fix.line_length;
  307. }
  308. }
  309. /* s3fb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
  310. static void s3fb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  311. {
  312. u32 fg = expand_color(rect->color);
  313. u8 __iomem *dst1;
  314. u32 __iomem *dst;
  315. int x, y;
  316. dst1 = info->screen_base + (rect->dy * info->fix.line_length)
  317. + ((rect->dx / 8) * 4);
  318. for (y = 0; y < rect->height; y++) {
  319. dst = (u32 __iomem *) dst1;
  320. for (x = 0; x < rect->width; x += 8) {
  321. fb_writel(fg, dst++);
  322. }
  323. dst1 += info->fix.line_length;
  324. }
  325. }
  326. /* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
  327. static inline u32 expand_pixel(u32 c)
  328. {
  329. return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
  330. ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
  331. }
  332. /* s3fb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
  333. static void s3fb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
  334. {
  335. u32 fg = image->fg_color * 0x11111111;
  336. u32 bg = image->bg_color * 0x11111111;
  337. const u8 *src1, *src;
  338. u8 __iomem *dst1;
  339. u32 __iomem *dst;
  340. u32 val;
  341. int x, y;
  342. src1 = image->data;
  343. dst1 = info->screen_base + (image->dy * info->fix.line_length)
  344. + ((image->dx / 8) * 4);
  345. for (y = 0; y < image->height; y++) {
  346. src = src1;
  347. dst = (u32 __iomem *) dst1;
  348. for (x = 0; x < image->width; x += 8) {
  349. val = expand_pixel(*(src++));
  350. val = (val & fg) | (~val & bg);
  351. fb_writel(val, dst++);
  352. }
  353. src1 += image->width / 8;
  354. dst1 += info->fix.line_length;
  355. }
  356. }
  357. static void s3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  358. {
  359. if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
  360. && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
  361. if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
  362. s3fb_iplan_imageblit(info, image);
  363. else
  364. s3fb_cfb4_imageblit(info, image);
  365. } else
  366. cfb_imageblit(info, image);
  367. }
  368. static void s3fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  369. {
  370. if ((info->var.bits_per_pixel == 4)
  371. && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
  372. && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
  373. s3fb_iplan_fillrect(info, rect);
  374. else
  375. cfb_fillrect(info, rect);
  376. }
  377. /* ------------------------------------------------------------------------- */
  378. static void s3_set_pixclock(struct fb_info *info, u32 pixclock)
  379. {
  380. struct s3fb_info *par = info->par;
  381. u16 m, n, r;
  382. u8 regval;
  383. int rv;
  384. rv = svga_compute_pll((par->chip == CHIP_365_TRIO3D) ? &s3_trio3d_pll : &s3_pll,
  385. 1000000000 / pixclock, &m, &n, &r, info->node);
  386. if (rv < 0) {
  387. fb_err(info, "cannot set requested pixclock, keeping old value\n");
  388. return;
  389. }
  390. /* Set VGA misc register */
  391. regval = vga_r(par->state.vgabase, VGA_MIS_R);
  392. vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
  393. /* Set S3 clock registers */
  394. if (par->chip == CHIP_357_VIRGE_GX2 ||
  395. par->chip == CHIP_359_VIRGE_GX2P ||
  396. par->chip == CHIP_360_TRIO3D_1X ||
  397. par->chip == CHIP_362_TRIO3D_2X ||
  398. par->chip == CHIP_368_TRIO3D_2X ||
  399. par->chip == CHIP_260_VIRGE_MX) {
  400. vga_wseq(par->state.vgabase, 0x12, (n - 2) | ((r & 3) << 6)); /* n and two bits of r */
  401. vga_wseq(par->state.vgabase, 0x29, r >> 2); /* remaining highest bit of r */
  402. } else
  403. vga_wseq(par->state.vgabase, 0x12, (n - 2) | (r << 5));
  404. vga_wseq(par->state.vgabase, 0x13, m - 2);
  405. udelay(1000);
  406. /* Activate clock - write 0, 1, 0 to seq/15 bit 5 */
  407. regval = vga_rseq (par->state.vgabase, 0x15); /* | 0x80; */
  408. vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
  409. vga_wseq(par->state.vgabase, 0x15, regval | (1<<5));
  410. vga_wseq(par->state.vgabase, 0x15, regval & ~(1<<5));
  411. }
  412. /* Open framebuffer */
  413. static int s3fb_open(struct fb_info *info, int user)
  414. {
  415. struct s3fb_info *par = info->par;
  416. mutex_lock(&(par->open_lock));
  417. if (par->ref_count == 0) {
  418. void __iomem *vgabase = par->state.vgabase;
  419. memset(&(par->state), 0, sizeof(struct vgastate));
  420. par->state.vgabase = vgabase;
  421. par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
  422. par->state.num_crtc = 0x70;
  423. par->state.num_seq = 0x20;
  424. save_vga(&(par->state));
  425. }
  426. par->ref_count++;
  427. mutex_unlock(&(par->open_lock));
  428. return 0;
  429. }
  430. /* Close framebuffer */
  431. static int s3fb_release(struct fb_info *info, int user)
  432. {
  433. struct s3fb_info *par = info->par;
  434. mutex_lock(&(par->open_lock));
  435. if (par->ref_count == 0) {
  436. mutex_unlock(&(par->open_lock));
  437. return -EINVAL;
  438. }
  439. if (par->ref_count == 1)
  440. restore_vga(&(par->state));
  441. par->ref_count--;
  442. mutex_unlock(&(par->open_lock));
  443. return 0;
  444. }
  445. /* Validate passed in var */
  446. static int s3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  447. {
  448. struct s3fb_info *par = info->par;
  449. int rv, mem, step;
  450. u16 m, n, r;
  451. if (!var->pixclock)
  452. return -EINVAL;
  453. /* Find appropriate format */
  454. rv = svga_match_format (s3fb_formats, var, NULL);
  455. /* 32bpp mode is not supported on VIRGE VX,
  456. 24bpp is not supported on others */
  457. if ((par->chip == CHIP_988_VIRGE_VX) ? (rv == 7) : (rv == 6))
  458. rv = -EINVAL;
  459. if (rv < 0) {
  460. fb_err(info, "unsupported mode requested\n");
  461. return rv;
  462. }
  463. /* Do not allow to have real resoulution larger than virtual */
  464. if (var->xres > var->xres_virtual)
  465. var->xres_virtual = var->xres;
  466. if (var->yres > var->yres_virtual)
  467. var->yres_virtual = var->yres;
  468. /* Round up xres_virtual to have proper alignment of lines */
  469. step = s3fb_formats[rv].xresstep - 1;
  470. var->xres_virtual = (var->xres_virtual+step) & ~step;
  471. /* Check whether have enough memory */
  472. mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
  473. if (mem > info->screen_size) {
  474. fb_err(info, "not enough framebuffer memory (%d kB requested , %u kB available)\n",
  475. mem >> 10, (unsigned int) (info->screen_size >> 10));
  476. return -EINVAL;
  477. }
  478. rv = svga_check_timings (&s3_timing_regs, var, info->node);
  479. if (rv < 0) {
  480. fb_err(info, "invalid timings requested\n");
  481. return rv;
  482. }
  483. rv = svga_compute_pll(&s3_pll, PICOS2KHZ(var->pixclock), &m, &n, &r,
  484. info->node);
  485. if (rv < 0) {
  486. fb_err(info, "invalid pixclock value requested\n");
  487. return rv;
  488. }
  489. return 0;
  490. }
  491. /* Set video mode from par */
  492. static int s3fb_set_par(struct fb_info *info)
  493. {
  494. struct s3fb_info *par = info->par;
  495. u32 value, mode, hmul, offset_value, screen_size, multiplex, dbytes;
  496. u32 bpp = info->var.bits_per_pixel;
  497. u32 htotal, hsstart;
  498. if (bpp != 0) {
  499. info->fix.ypanstep = 1;
  500. info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
  501. info->flags &= ~FBINFO_MISC_TILEBLITTING;
  502. info->tileops = NULL;
  503. /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
  504. info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
  505. info->pixmap.blit_y = ~(u32)0;
  506. offset_value = (info->var.xres_virtual * bpp) / 64;
  507. screen_size = info->var.yres_virtual * info->fix.line_length;
  508. } else {
  509. info->fix.ypanstep = 16;
  510. info->fix.line_length = 0;
  511. info->flags |= FBINFO_MISC_TILEBLITTING;
  512. info->tileops = fasttext ? &s3fb_fast_tile_ops : &s3fb_tile_ops;
  513. /* supports 8x16 tiles only */
  514. info->pixmap.blit_x = 1 << (8 - 1);
  515. info->pixmap.blit_y = 1 << (16 - 1);
  516. offset_value = info->var.xres_virtual / 16;
  517. screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
  518. }
  519. info->var.xoffset = 0;
  520. info->var.yoffset = 0;
  521. info->var.activate = FB_ACTIVATE_NOW;
  522. /* Unlock registers */
  523. vga_wcrt(par->state.vgabase, 0x38, 0x48);
  524. vga_wcrt(par->state.vgabase, 0x39, 0xA5);
  525. vga_wseq(par->state.vgabase, 0x08, 0x06);
  526. svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
  527. /* Blank screen and turn off sync */
  528. svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
  529. svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
  530. /* Set default values */
  531. svga_set_default_gfx_regs(par->state.vgabase);
  532. svga_set_default_atc_regs(par->state.vgabase);
  533. svga_set_default_seq_regs(par->state.vgabase);
  534. svga_set_default_crt_regs(par->state.vgabase);
  535. svga_wcrt_multi(par->state.vgabase, s3_line_compare_regs, 0xFFFFFFFF);
  536. svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, 0);
  537. /* S3 specific initialization */
  538. svga_wcrt_mask(par->state.vgabase, 0x58, 0x10, 0x10); /* enable linear framebuffer */
  539. svga_wcrt_mask(par->state.vgabase, 0x31, 0x08, 0x08); /* enable sequencer access to framebuffer above 256 kB */
  540. /* svga_wcrt_mask(par->state.vgabase, 0x33, 0x08, 0x08); */ /* DDR ? */
  541. /* svga_wcrt_mask(par->state.vgabase, 0x43, 0x01, 0x01); */ /* DDR ? */
  542. svga_wcrt_mask(par->state.vgabase, 0x33, 0x00, 0x08); /* no DDR ? */
  543. svga_wcrt_mask(par->state.vgabase, 0x43, 0x00, 0x01); /* no DDR ? */
  544. svga_wcrt_mask(par->state.vgabase, 0x5D, 0x00, 0x28); /* Clear strange HSlen bits */
  545. /* svga_wcrt_mask(par->state.vgabase, 0x58, 0x03, 0x03); */
  546. /* svga_wcrt_mask(par->state.vgabase, 0x53, 0x12, 0x13); */ /* enable MMIO */
  547. /* svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08); */ /* enable write buffer */
  548. /* Set the offset register */
  549. fb_dbg(info, "offset register : %d\n", offset_value);
  550. svga_wcrt_multi(par->state.vgabase, s3_offset_regs, offset_value);
  551. if (par->chip != CHIP_357_VIRGE_GX2 &&
  552. par->chip != CHIP_359_VIRGE_GX2P &&
  553. par->chip != CHIP_360_TRIO3D_1X &&
  554. par->chip != CHIP_362_TRIO3D_2X &&
  555. par->chip != CHIP_368_TRIO3D_2X &&
  556. par->chip != CHIP_260_VIRGE_MX) {
  557. vga_wcrt(par->state.vgabase, 0x54, 0x18); /* M parameter */
  558. vga_wcrt(par->state.vgabase, 0x60, 0xff); /* N parameter */
  559. vga_wcrt(par->state.vgabase, 0x61, 0xff); /* L parameter */
  560. vga_wcrt(par->state.vgabase, 0x62, 0xff); /* L parameter */
  561. }
  562. vga_wcrt(par->state.vgabase, 0x3A, 0x35);
  563. svga_wattr(par->state.vgabase, 0x33, 0x00);
  564. if (info->var.vmode & FB_VMODE_DOUBLE)
  565. svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
  566. else
  567. svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
  568. if (info->var.vmode & FB_VMODE_INTERLACED)
  569. svga_wcrt_mask(par->state.vgabase, 0x42, 0x20, 0x20);
  570. else
  571. svga_wcrt_mask(par->state.vgabase, 0x42, 0x00, 0x20);
  572. /* Disable hardware graphics cursor */
  573. svga_wcrt_mask(par->state.vgabase, 0x45, 0x00, 0x01);
  574. /* Disable Streams engine */
  575. svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0x0C);
  576. mode = svga_match_format(s3fb_formats, &(info->var), &(info->fix));
  577. /* S3 virge DX hack */
  578. if (par->chip == CHIP_375_VIRGE_DX) {
  579. vga_wcrt(par->state.vgabase, 0x86, 0x80);
  580. vga_wcrt(par->state.vgabase, 0x90, 0x00);
  581. }
  582. /* S3 virge VX hack */
  583. if (par->chip == CHIP_988_VIRGE_VX) {
  584. vga_wcrt(par->state.vgabase, 0x50, 0x00);
  585. vga_wcrt(par->state.vgabase, 0x67, 0x50);
  586. msleep(10); /* screen remains blank sometimes without this */
  587. vga_wcrt(par->state.vgabase, 0x63, (mode <= 2) ? 0x90 : 0x09);
  588. vga_wcrt(par->state.vgabase, 0x66, 0x90);
  589. }
  590. if (par->chip == CHIP_357_VIRGE_GX2 ||
  591. par->chip == CHIP_359_VIRGE_GX2P ||
  592. par->chip == CHIP_360_TRIO3D_1X ||
  593. par->chip == CHIP_362_TRIO3D_2X ||
  594. par->chip == CHIP_368_TRIO3D_2X ||
  595. par->chip == CHIP_365_TRIO3D ||
  596. par->chip == CHIP_375_VIRGE_DX ||
  597. par->chip == CHIP_385_VIRGE_GX ||
  598. par->chip == CHIP_260_VIRGE_MX) {
  599. dbytes = info->var.xres * ((bpp+7)/8);
  600. vga_wcrt(par->state.vgabase, 0x91, (dbytes + 7) / 8);
  601. vga_wcrt(par->state.vgabase, 0x90, (((dbytes + 7) / 8) >> 8) | 0x80);
  602. vga_wcrt(par->state.vgabase, 0x66, 0x81);
  603. }
  604. if (par->chip == CHIP_357_VIRGE_GX2 ||
  605. par->chip == CHIP_359_VIRGE_GX2P ||
  606. par->chip == CHIP_360_TRIO3D_1X ||
  607. par->chip == CHIP_362_TRIO3D_2X ||
  608. par->chip == CHIP_368_TRIO3D_2X ||
  609. par->chip == CHIP_260_VIRGE_MX)
  610. vga_wcrt(par->state.vgabase, 0x34, 0x00);
  611. else /* enable Data Transfer Position Control (DTPC) */
  612. vga_wcrt(par->state.vgabase, 0x34, 0x10);
  613. svga_wcrt_mask(par->state.vgabase, 0x31, 0x00, 0x40);
  614. multiplex = 0;
  615. hmul = 1;
  616. /* Set mode-specific register values */
  617. switch (mode) {
  618. case 0:
  619. fb_dbg(info, "text mode\n");
  620. svga_set_textmode_vga_regs(par->state.vgabase);
  621. /* Set additional registers like in 8-bit mode */
  622. svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
  623. svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
  624. /* Disable enhanced mode */
  625. svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
  626. if (fasttext) {
  627. fb_dbg(info, "high speed text mode set\n");
  628. svga_wcrt_mask(par->state.vgabase, 0x31, 0x40, 0x40);
  629. }
  630. break;
  631. case 1:
  632. fb_dbg(info, "4 bit pseudocolor\n");
  633. vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
  634. /* Set additional registers like in 8-bit mode */
  635. svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
  636. svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
  637. /* disable enhanced mode */
  638. svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
  639. break;
  640. case 2:
  641. fb_dbg(info, "4 bit pseudocolor, planar\n");
  642. /* Set additional registers like in 8-bit mode */
  643. svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
  644. svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
  645. /* disable enhanced mode */
  646. svga_wcrt_mask(par->state.vgabase, 0x3A, 0x00, 0x30);
  647. break;
  648. case 3:
  649. fb_dbg(info, "8 bit pseudocolor\n");
  650. svga_wcrt_mask(par->state.vgabase, 0x50, 0x00, 0x30);
  651. if (info->var.pixclock > 20000 ||
  652. par->chip == CHIP_357_VIRGE_GX2 ||
  653. par->chip == CHIP_359_VIRGE_GX2P ||
  654. par->chip == CHIP_360_TRIO3D_1X ||
  655. par->chip == CHIP_362_TRIO3D_2X ||
  656. par->chip == CHIP_368_TRIO3D_2X ||
  657. par->chip == CHIP_260_VIRGE_MX)
  658. svga_wcrt_mask(par->state.vgabase, 0x67, 0x00, 0xF0);
  659. else {
  660. svga_wcrt_mask(par->state.vgabase, 0x67, 0x10, 0xF0);
  661. multiplex = 1;
  662. }
  663. break;
  664. case 4:
  665. fb_dbg(info, "5/5/5 truecolor\n");
  666. if (par->chip == CHIP_988_VIRGE_VX) {
  667. if (info->var.pixclock > 20000)
  668. svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
  669. else
  670. svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
  671. } else if (par->chip == CHIP_365_TRIO3D) {
  672. svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
  673. if (info->var.pixclock > 8695) {
  674. svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
  675. hmul = 2;
  676. } else {
  677. svga_wcrt_mask(par->state.vgabase, 0x67, 0x20, 0xF0);
  678. multiplex = 1;
  679. }
  680. } else {
  681. svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
  682. svga_wcrt_mask(par->state.vgabase, 0x67, 0x30, 0xF0);
  683. if (par->chip != CHIP_357_VIRGE_GX2 &&
  684. par->chip != CHIP_359_VIRGE_GX2P &&
  685. par->chip != CHIP_360_TRIO3D_1X &&
  686. par->chip != CHIP_362_TRIO3D_2X &&
  687. par->chip != CHIP_368_TRIO3D_2X &&
  688. par->chip != CHIP_260_VIRGE_MX)
  689. hmul = 2;
  690. }
  691. break;
  692. case 5:
  693. fb_dbg(info, "5/6/5 truecolor\n");
  694. if (par->chip == CHIP_988_VIRGE_VX) {
  695. if (info->var.pixclock > 20000)
  696. svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
  697. else
  698. svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
  699. } else if (par->chip == CHIP_365_TRIO3D) {
  700. svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
  701. if (info->var.pixclock > 8695) {
  702. svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
  703. hmul = 2;
  704. } else {
  705. svga_wcrt_mask(par->state.vgabase, 0x67, 0x40, 0xF0);
  706. multiplex = 1;
  707. }
  708. } else {
  709. svga_wcrt_mask(par->state.vgabase, 0x50, 0x10, 0x30);
  710. svga_wcrt_mask(par->state.vgabase, 0x67, 0x50, 0xF0);
  711. if (par->chip != CHIP_357_VIRGE_GX2 &&
  712. par->chip != CHIP_359_VIRGE_GX2P &&
  713. par->chip != CHIP_360_TRIO3D_1X &&
  714. par->chip != CHIP_362_TRIO3D_2X &&
  715. par->chip != CHIP_368_TRIO3D_2X &&
  716. par->chip != CHIP_260_VIRGE_MX)
  717. hmul = 2;
  718. }
  719. break;
  720. case 6:
  721. /* VIRGE VX case */
  722. fb_dbg(info, "8/8/8 truecolor\n");
  723. svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
  724. break;
  725. case 7:
  726. fb_dbg(info, "8/8/8/8 truecolor\n");
  727. svga_wcrt_mask(par->state.vgabase, 0x50, 0x30, 0x30);
  728. svga_wcrt_mask(par->state.vgabase, 0x67, 0xD0, 0xF0);
  729. break;
  730. default:
  731. fb_err(info, "unsupported mode - bug\n");
  732. return -EINVAL;
  733. }
  734. if (par->chip != CHIP_988_VIRGE_VX) {
  735. svga_wseq_mask(par->state.vgabase, 0x15, multiplex ? 0x10 : 0x00, 0x10);
  736. svga_wseq_mask(par->state.vgabase, 0x18, multiplex ? 0x80 : 0x00, 0x80);
  737. }
  738. s3_set_pixclock(info, info->var.pixclock);
  739. svga_set_timings(par->state.vgabase, &s3_timing_regs, &(info->var), hmul, 1,
  740. (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
  741. (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
  742. hmul, info->node);
  743. /* Set interlaced mode start/end register */
  744. htotal = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
  745. htotal = ((htotal * hmul) / 8) - 5;
  746. vga_wcrt(par->state.vgabase, 0x3C, (htotal + 1) / 2);
  747. /* Set Data Transfer Position */
  748. hsstart = ((info->var.xres + info->var.right_margin) * hmul) / 8;
  749. /* + 2 is needed for Virge/VX, does no harm on other cards */
  750. value = clamp((htotal + hsstart + 1) / 2 + 2, hsstart + 4, htotal + 1);
  751. svga_wcrt_multi(par->state.vgabase, s3_dtpc_regs, value);
  752. if (screen_size > info->screen_size)
  753. screen_size = info->screen_size;
  754. memset_io(info->screen_base, 0x00, screen_size);
  755. /* Device and screen back on */
  756. svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
  757. svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
  758. return 0;
  759. }
  760. /* Set a colour register */
  761. static int s3fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  762. u_int transp, struct fb_info *fb)
  763. {
  764. switch (fb->var.bits_per_pixel) {
  765. case 0:
  766. case 4:
  767. if (regno >= 16)
  768. return -EINVAL;
  769. if ((fb->var.bits_per_pixel == 4) &&
  770. (fb->var.nonstd == 0)) {
  771. outb(0xF0, VGA_PEL_MSK);
  772. outb(regno*16, VGA_PEL_IW);
  773. } else {
  774. outb(0x0F, VGA_PEL_MSK);
  775. outb(regno, VGA_PEL_IW);
  776. }
  777. outb(red >> 10, VGA_PEL_D);
  778. outb(green >> 10, VGA_PEL_D);
  779. outb(blue >> 10, VGA_PEL_D);
  780. break;
  781. case 8:
  782. if (regno >= 256)
  783. return -EINVAL;
  784. outb(0xFF, VGA_PEL_MSK);
  785. outb(regno, VGA_PEL_IW);
  786. outb(red >> 10, VGA_PEL_D);
  787. outb(green >> 10, VGA_PEL_D);
  788. outb(blue >> 10, VGA_PEL_D);
  789. break;
  790. case 16:
  791. if (regno >= 16)
  792. return 0;
  793. if (fb->var.green.length == 5)
  794. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
  795. ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
  796. else if (fb->var.green.length == 6)
  797. ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
  798. ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
  799. else return -EINVAL;
  800. break;
  801. case 24:
  802. case 32:
  803. if (regno >= 16)
  804. return 0;
  805. ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
  806. (green & 0xFF00) | ((blue & 0xFF00) >> 8);
  807. break;
  808. default:
  809. return -EINVAL;
  810. }
  811. return 0;
  812. }
  813. /* Set the display blanking state */
  814. static int s3fb_blank(int blank_mode, struct fb_info *info)
  815. {
  816. struct s3fb_info *par = info->par;
  817. switch (blank_mode) {
  818. case FB_BLANK_UNBLANK:
  819. fb_dbg(info, "unblank\n");
  820. svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
  821. svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
  822. break;
  823. case FB_BLANK_NORMAL:
  824. fb_dbg(info, "blank\n");
  825. svga_wcrt_mask(par->state.vgabase, 0x56, 0x00, 0x06);
  826. svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
  827. break;
  828. case FB_BLANK_HSYNC_SUSPEND:
  829. fb_dbg(info, "hsync\n");
  830. svga_wcrt_mask(par->state.vgabase, 0x56, 0x02, 0x06);
  831. svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
  832. break;
  833. case FB_BLANK_VSYNC_SUSPEND:
  834. fb_dbg(info, "vsync\n");
  835. svga_wcrt_mask(par->state.vgabase, 0x56, 0x04, 0x06);
  836. svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
  837. break;
  838. case FB_BLANK_POWERDOWN:
  839. fb_dbg(info, "sync down\n");
  840. svga_wcrt_mask(par->state.vgabase, 0x56, 0x06, 0x06);
  841. svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
  842. break;
  843. }
  844. return 0;
  845. }
  846. /* Pan the display */
  847. static int s3fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  848. {
  849. struct s3fb_info *par = info->par;
  850. unsigned int offset;
  851. /* Calculate the offset */
  852. if (info->var.bits_per_pixel == 0) {
  853. offset = (var->yoffset / 16) * (info->var.xres_virtual / 2)
  854. + (var->xoffset / 2);
  855. offset = offset >> 2;
  856. } else {
  857. offset = (var->yoffset * info->fix.line_length) +
  858. (var->xoffset * info->var.bits_per_pixel / 8);
  859. offset = offset >> 2;
  860. }
  861. /* Set the offset */
  862. svga_wcrt_multi(par->state.vgabase, s3_start_address_regs, offset);
  863. return 0;
  864. }
  865. /* ------------------------------------------------------------------------- */
  866. /* Frame buffer operations */
  867. static const struct fb_ops s3fb_ops = {
  868. .owner = THIS_MODULE,
  869. .fb_open = s3fb_open,
  870. .fb_release = s3fb_release,
  871. .fb_check_var = s3fb_check_var,
  872. .fb_set_par = s3fb_set_par,
  873. .fb_setcolreg = s3fb_setcolreg,
  874. .fb_blank = s3fb_blank,
  875. .fb_pan_display = s3fb_pan_display,
  876. .fb_fillrect = s3fb_fillrect,
  877. .fb_copyarea = cfb_copyarea,
  878. .fb_imageblit = s3fb_imageblit,
  879. .fb_get_caps = svga_get_caps,
  880. };
  881. /* ------------------------------------------------------------------------- */
  882. static int s3_identification(struct s3fb_info *par)
  883. {
  884. int chip = par->chip;
  885. if (chip == CHIP_XXX_TRIO) {
  886. u8 cr30 = vga_rcrt(par->state.vgabase, 0x30);
  887. u8 cr2e = vga_rcrt(par->state.vgabase, 0x2e);
  888. u8 cr2f = vga_rcrt(par->state.vgabase, 0x2f);
  889. if ((cr30 == 0xE0) || (cr30 == 0xE1)) {
  890. if (cr2e == 0x10)
  891. return CHIP_732_TRIO32;
  892. if (cr2e == 0x11) {
  893. if (! (cr2f & 0x40))
  894. return CHIP_764_TRIO64;
  895. else
  896. return CHIP_765_TRIO64VP;
  897. }
  898. }
  899. }
  900. if (chip == CHIP_XXX_TRIO64V2_DXGX) {
  901. u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
  902. if (! (cr6f & 0x01))
  903. return CHIP_775_TRIO64V2_DX;
  904. else
  905. return CHIP_785_TRIO64V2_GX;
  906. }
  907. if (chip == CHIP_XXX_VIRGE_DXGX) {
  908. u8 cr6f = vga_rcrt(par->state.vgabase, 0x6f);
  909. if (! (cr6f & 0x01))
  910. return CHIP_375_VIRGE_DX;
  911. else
  912. return CHIP_385_VIRGE_GX;
  913. }
  914. if (chip == CHIP_36X_TRIO3D_1X_2X) {
  915. switch (vga_rcrt(par->state.vgabase, 0x2f)) {
  916. case 0x00:
  917. return CHIP_360_TRIO3D_1X;
  918. case 0x01:
  919. return CHIP_362_TRIO3D_2X;
  920. case 0x02:
  921. return CHIP_368_TRIO3D_2X;
  922. }
  923. }
  924. return CHIP_UNKNOWN;
  925. }
  926. /* PCI probe */
  927. static int s3_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  928. {
  929. struct pci_bus_region bus_reg;
  930. struct resource vga_res;
  931. struct fb_info *info;
  932. struct s3fb_info *par;
  933. int rc;
  934. u8 regval, cr38, cr39;
  935. bool found = false;
  936. /* Ignore secondary VGA device because there is no VGA arbitration */
  937. if (! svga_primary_device(dev)) {
  938. dev_info(&(dev->dev), "ignoring secondary device\n");
  939. return -ENODEV;
  940. }
  941. rc = aperture_remove_conflicting_pci_devices(dev, "s3fb");
  942. if (rc)
  943. return rc;
  944. /* Allocate and fill driver data structure */
  945. info = framebuffer_alloc(sizeof(struct s3fb_info), &(dev->dev));
  946. if (!info)
  947. return -ENOMEM;
  948. par = info->par;
  949. mutex_init(&par->open_lock);
  950. info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
  951. info->fbops = &s3fb_ops;
  952. /* Prepare PCI device */
  953. rc = pci_enable_device(dev);
  954. if (rc < 0) {
  955. dev_err(info->device, "cannot enable PCI device\n");
  956. goto err_enable_device;
  957. }
  958. rc = pci_request_regions(dev, "s3fb");
  959. if (rc < 0) {
  960. dev_err(info->device, "cannot reserve framebuffer region\n");
  961. goto err_request_regions;
  962. }
  963. info->fix.smem_start = pci_resource_start(dev, 0);
  964. info->fix.smem_len = pci_resource_len(dev, 0);
  965. /* Map physical IO memory address into kernel space */
  966. info->screen_base = pci_iomap_wc(dev, 0, 0);
  967. if (! info->screen_base) {
  968. rc = -ENOMEM;
  969. dev_err(info->device, "iomap for framebuffer failed\n");
  970. goto err_iomap;
  971. }
  972. bus_reg.start = 0;
  973. bus_reg.end = 64 * 1024;
  974. vga_res.flags = IORESOURCE_IO;
  975. pcibios_bus_to_resource(dev->bus, &vga_res, &bus_reg);
  976. par->state.vgabase = (void __iomem *) (unsigned long) vga_res.start;
  977. /* Unlock regs */
  978. cr38 = vga_rcrt(par->state.vgabase, 0x38);
  979. cr39 = vga_rcrt(par->state.vgabase, 0x39);
  980. vga_wseq(par->state.vgabase, 0x08, 0x06);
  981. vga_wcrt(par->state.vgabase, 0x38, 0x48);
  982. vga_wcrt(par->state.vgabase, 0x39, 0xA5);
  983. /* Identify chip type */
  984. par->chip = id->driver_data & CHIP_MASK;
  985. par->rev = vga_rcrt(par->state.vgabase, 0x2f);
  986. if (par->chip & CHIP_UNDECIDED_FLAG)
  987. par->chip = s3_identification(par);
  988. /* Find how many physical memory there is on card */
  989. /* 0x36 register is accessible even if other registers are locked */
  990. regval = vga_rcrt(par->state.vgabase, 0x36);
  991. if (par->chip == CHIP_360_TRIO3D_1X ||
  992. par->chip == CHIP_362_TRIO3D_2X ||
  993. par->chip == CHIP_368_TRIO3D_2X ||
  994. par->chip == CHIP_365_TRIO3D) {
  995. switch ((regval & 0xE0) >> 5) {
  996. case 0: /* 8MB -- only 4MB usable for display */
  997. case 1: /* 4MB with 32-bit bus */
  998. case 2: /* 4MB */
  999. info->screen_size = 4 << 20;
  1000. break;
  1001. case 4: /* 2MB on 365 Trio3D */
  1002. case 6: /* 2MB */
  1003. info->screen_size = 2 << 20;
  1004. break;
  1005. }
  1006. } else if (par->chip == CHIP_357_VIRGE_GX2 ||
  1007. par->chip == CHIP_359_VIRGE_GX2P ||
  1008. par->chip == CHIP_260_VIRGE_MX) {
  1009. switch ((regval & 0xC0) >> 6) {
  1010. case 1: /* 4MB */
  1011. info->screen_size = 4 << 20;
  1012. break;
  1013. case 3: /* 2MB */
  1014. info->screen_size = 2 << 20;
  1015. break;
  1016. }
  1017. } else if (par->chip == CHIP_988_VIRGE_VX) {
  1018. switch ((regval & 0x60) >> 5) {
  1019. case 0: /* 2MB */
  1020. info->screen_size = 2 << 20;
  1021. break;
  1022. case 1: /* 4MB */
  1023. info->screen_size = 4 << 20;
  1024. break;
  1025. case 2: /* 6MB */
  1026. info->screen_size = 6 << 20;
  1027. break;
  1028. case 3: /* 8MB */
  1029. info->screen_size = 8 << 20;
  1030. break;
  1031. }
  1032. /* off-screen memory */
  1033. regval = vga_rcrt(par->state.vgabase, 0x37);
  1034. switch ((regval & 0x60) >> 5) {
  1035. case 1: /* 4MB */
  1036. info->screen_size -= 4 << 20;
  1037. break;
  1038. case 2: /* 2MB */
  1039. info->screen_size -= 2 << 20;
  1040. break;
  1041. }
  1042. } else
  1043. info->screen_size = s3_memsizes[regval >> 5] << 10;
  1044. info->fix.smem_len = info->screen_size;
  1045. /* Find MCLK frequency */
  1046. regval = vga_rseq(par->state.vgabase, 0x10);
  1047. par->mclk_freq = ((vga_rseq(par->state.vgabase, 0x11) + 2) * 14318) / ((regval & 0x1F) + 2);
  1048. par->mclk_freq = par->mclk_freq >> (regval >> 5);
  1049. /* Restore locks */
  1050. vga_wcrt(par->state.vgabase, 0x38, cr38);
  1051. vga_wcrt(par->state.vgabase, 0x39, cr39);
  1052. strcpy(info->fix.id, s3_names [par->chip]);
  1053. info->fix.mmio_start = 0;
  1054. info->fix.mmio_len = 0;
  1055. info->fix.type = FB_TYPE_PACKED_PIXELS;
  1056. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  1057. info->fix.ypanstep = 0;
  1058. info->fix.accel = FB_ACCEL_NONE;
  1059. info->pseudo_palette = (void*) (par->pseudo_palette);
  1060. info->var.bits_per_pixel = 8;
  1061. #ifdef CONFIG_FB_S3_DDC
  1062. /* Enable MMIO if needed */
  1063. if (s3fb_ddc_needs_mmio(par->chip)) {
  1064. par->mmio = ioremap(info->fix.smem_start + MMIO_OFFSET, MMIO_SIZE);
  1065. if (par->mmio)
  1066. svga_wcrt_mask(par->state.vgabase, 0x53, 0x08, 0x08); /* enable MMIO */
  1067. else
  1068. dev_err(info->device, "unable to map MMIO at 0x%lx, disabling DDC",
  1069. info->fix.smem_start + MMIO_OFFSET);
  1070. }
  1071. if (!s3fb_ddc_needs_mmio(par->chip) || par->mmio)
  1072. if (s3fb_setup_ddc_bus(info) == 0) {
  1073. u8 *edid = fb_ddc_read(&par->ddc_adapter);
  1074. par->ddc_registered = true;
  1075. if (edid) {
  1076. fb_edid_to_monspecs(edid, &info->monspecs);
  1077. kfree(edid);
  1078. if (!info->monspecs.modedb)
  1079. dev_err(info->device, "error getting mode database\n");
  1080. else {
  1081. const struct fb_videomode *m;
  1082. fb_videomode_to_modelist(info->monspecs.modedb,
  1083. info->monspecs.modedb_len,
  1084. &info->modelist);
  1085. m = fb_find_best_display(&info->monspecs, &info->modelist);
  1086. if (m) {
  1087. fb_videomode_to_var(&info->var, m);
  1088. /* fill all other info->var's fields */
  1089. if (s3fb_check_var(&info->var, info) == 0)
  1090. found = true;
  1091. }
  1092. }
  1093. }
  1094. }
  1095. #endif
  1096. if (!mode_option && !found)
  1097. mode_option = "640x480-8@60";
  1098. /* Prepare startup mode */
  1099. if (mode_option) {
  1100. rc = fb_find_mode(&info->var, info, mode_option,
  1101. info->monspecs.modedb, info->monspecs.modedb_len,
  1102. NULL, info->var.bits_per_pixel);
  1103. if (!rc || rc == 4) {
  1104. rc = -EINVAL;
  1105. dev_err(info->device, "mode %s not found\n", mode_option);
  1106. fb_destroy_modedb(info->monspecs.modedb);
  1107. info->monspecs.modedb = NULL;
  1108. goto err_find_mode;
  1109. }
  1110. }
  1111. fb_destroy_modedb(info->monspecs.modedb);
  1112. info->monspecs.modedb = NULL;
  1113. /* maximize virtual vertical size for fast scrolling */
  1114. info->var.yres_virtual = info->fix.smem_len * 8 /
  1115. (info->var.bits_per_pixel * info->var.xres_virtual);
  1116. if (info->var.yres_virtual < info->var.yres) {
  1117. dev_err(info->device, "virtual vertical size smaller than real\n");
  1118. rc = -EINVAL;
  1119. goto err_find_mode;
  1120. }
  1121. rc = fb_alloc_cmap(&info->cmap, 256, 0);
  1122. if (rc < 0) {
  1123. dev_err(info->device, "cannot allocate colormap\n");
  1124. goto err_alloc_cmap;
  1125. }
  1126. rc = register_framebuffer(info);
  1127. if (rc < 0) {
  1128. dev_err(info->device, "cannot register framebuffer\n");
  1129. goto err_reg_fb;
  1130. }
  1131. fb_info(info, "%s on %s, %d MB RAM, %d MHz MCLK\n",
  1132. info->fix.id, pci_name(dev),
  1133. info->fix.smem_len >> 20, (par->mclk_freq + 500) / 1000);
  1134. if (par->chip == CHIP_UNKNOWN)
  1135. fb_info(info, "unknown chip, CR2D=%x, CR2E=%x, CRT2F=%x, CRT30=%x\n",
  1136. vga_rcrt(par->state.vgabase, 0x2d),
  1137. vga_rcrt(par->state.vgabase, 0x2e),
  1138. vga_rcrt(par->state.vgabase, 0x2f),
  1139. vga_rcrt(par->state.vgabase, 0x30));
  1140. /* Record a reference to the driver data */
  1141. pci_set_drvdata(dev, info);
  1142. if (mtrr)
  1143. par->wc_cookie = arch_phys_wc_add(info->fix.smem_start,
  1144. info->fix.smem_len);
  1145. return 0;
  1146. /* Error handling */
  1147. err_reg_fb:
  1148. fb_dealloc_cmap(&info->cmap);
  1149. err_alloc_cmap:
  1150. err_find_mode:
  1151. #ifdef CONFIG_FB_S3_DDC
  1152. if (par->ddc_registered)
  1153. i2c_del_adapter(&par->ddc_adapter);
  1154. if (par->mmio)
  1155. iounmap(par->mmio);
  1156. #endif
  1157. pci_iounmap(dev, info->screen_base);
  1158. err_iomap:
  1159. pci_release_regions(dev);
  1160. err_request_regions:
  1161. /* pci_disable_device(dev); */
  1162. err_enable_device:
  1163. framebuffer_release(info);
  1164. return rc;
  1165. }
  1166. /* PCI remove */
  1167. static void s3_pci_remove(struct pci_dev *dev)
  1168. {
  1169. struct fb_info *info = pci_get_drvdata(dev);
  1170. struct s3fb_info __maybe_unused *par;
  1171. if (info) {
  1172. par = info->par;
  1173. arch_phys_wc_del(par->wc_cookie);
  1174. unregister_framebuffer(info);
  1175. fb_dealloc_cmap(&info->cmap);
  1176. #ifdef CONFIG_FB_S3_DDC
  1177. if (par->ddc_registered)
  1178. i2c_del_adapter(&par->ddc_adapter);
  1179. if (par->mmio)
  1180. iounmap(par->mmio);
  1181. #endif
  1182. pci_iounmap(dev, info->screen_base);
  1183. pci_release_regions(dev);
  1184. /* pci_disable_device(dev); */
  1185. framebuffer_release(info);
  1186. }
  1187. }
  1188. /* PCI suspend */
  1189. static int __maybe_unused s3_pci_suspend(struct device *dev)
  1190. {
  1191. struct fb_info *info = dev_get_drvdata(dev);
  1192. struct s3fb_info *par = info->par;
  1193. dev_info(info->device, "suspend\n");
  1194. console_lock();
  1195. mutex_lock(&(par->open_lock));
  1196. if (par->ref_count == 0) {
  1197. mutex_unlock(&(par->open_lock));
  1198. console_unlock();
  1199. return 0;
  1200. }
  1201. fb_set_suspend(info, 1);
  1202. mutex_unlock(&(par->open_lock));
  1203. console_unlock();
  1204. return 0;
  1205. }
  1206. /* PCI resume */
  1207. static int __maybe_unused s3_pci_resume(struct device *dev)
  1208. {
  1209. struct fb_info *info = dev_get_drvdata(dev);
  1210. struct s3fb_info *par = info->par;
  1211. dev_info(info->device, "resume\n");
  1212. console_lock();
  1213. mutex_lock(&(par->open_lock));
  1214. if (par->ref_count == 0) {
  1215. mutex_unlock(&(par->open_lock));
  1216. console_unlock();
  1217. return 0;
  1218. }
  1219. s3fb_set_par(info);
  1220. fb_set_suspend(info, 0);
  1221. mutex_unlock(&(par->open_lock));
  1222. console_unlock();
  1223. return 0;
  1224. }
  1225. static const struct dev_pm_ops s3_pci_pm_ops = {
  1226. #ifdef CONFIG_PM_SLEEP
  1227. .suspend = s3_pci_suspend,
  1228. .resume = s3_pci_resume,
  1229. .freeze = NULL,
  1230. .thaw = s3_pci_resume,
  1231. .poweroff = s3_pci_suspend,
  1232. .restore = s3_pci_resume,
  1233. #endif
  1234. };
  1235. /* List of boards that we are trying to support */
  1236. static const struct pci_device_id s3_devices[] = {
  1237. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8810), .driver_data = CHIP_XXX_TRIO},
  1238. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8811), .driver_data = CHIP_XXX_TRIO},
  1239. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8812), .driver_data = CHIP_M65_AURORA64VP},
  1240. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8814), .driver_data = CHIP_767_TRIO64UVP},
  1241. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8901), .driver_data = CHIP_XXX_TRIO64V2_DXGX},
  1242. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8902), .driver_data = CHIP_551_PLATO_PX},
  1243. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x5631), .driver_data = CHIP_325_VIRGE},
  1244. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x883D), .driver_data = CHIP_988_VIRGE_VX},
  1245. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A01), .driver_data = CHIP_XXX_VIRGE_DXGX},
  1246. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A10), .driver_data = CHIP_357_VIRGE_GX2},
  1247. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A11), .driver_data = CHIP_359_VIRGE_GX2P},
  1248. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A12), .driver_data = CHIP_359_VIRGE_GX2P},
  1249. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8A13), .driver_data = CHIP_36X_TRIO3D_1X_2X},
  1250. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8904), .driver_data = CHIP_365_TRIO3D},
  1251. {PCI_DEVICE(PCI_VENDOR_ID_S3, 0x8C01), .driver_data = CHIP_260_VIRGE_MX},
  1252. {0, 0, 0, 0, 0, 0, 0}
  1253. };
  1254. MODULE_DEVICE_TABLE(pci, s3_devices);
  1255. static struct pci_driver s3fb_pci_driver = {
  1256. .name = "s3fb",
  1257. .id_table = s3_devices,
  1258. .probe = s3_pci_probe,
  1259. .remove = s3_pci_remove,
  1260. .driver.pm = &s3_pci_pm_ops,
  1261. };
  1262. /* Parse user specified options */
  1263. #ifndef MODULE
  1264. static int __init s3fb_setup(char *options)
  1265. {
  1266. char *opt;
  1267. if (!options || !*options)
  1268. return 0;
  1269. while ((opt = strsep(&options, ",")) != NULL) {
  1270. if (!*opt)
  1271. continue;
  1272. else if (!strncmp(opt, "mtrr:", 5))
  1273. mtrr = simple_strtoul(opt + 5, NULL, 0);
  1274. else if (!strncmp(opt, "fasttext:", 9))
  1275. fasttext = simple_strtoul(opt + 9, NULL, 0);
  1276. else
  1277. mode_option = opt;
  1278. }
  1279. return 0;
  1280. }
  1281. #endif
  1282. /* Cleanup */
  1283. static void __exit s3fb_cleanup(void)
  1284. {
  1285. pr_debug("s3fb: cleaning up\n");
  1286. pci_unregister_driver(&s3fb_pci_driver);
  1287. }
  1288. /* Driver Initialisation */
  1289. static int __init s3fb_init(void)
  1290. {
  1291. #ifndef MODULE
  1292. char *option = NULL;
  1293. if (fb_get_options("s3fb", &option))
  1294. return -ENODEV;
  1295. s3fb_setup(option);
  1296. #endif
  1297. pr_debug("s3fb: initializing\n");
  1298. return pci_register_driver(&s3fb_pci_driver);
  1299. }
  1300. /* ------------------------------------------------------------------------- */
  1301. /* Modularization */
  1302. module_init(s3fb_init);
  1303. module_exit(s3fb_cleanup);