pm3fb.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. /*
  2. * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
  3. *
  4. * Copyright (C) 2001 Romain Dolbeau <[email protected]>.
  5. *
  6. * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <[email protected]>
  7. * based on pm2fb.c
  8. *
  9. * Based on code written by:
  10. * Sven Luther, <[email protected]>
  11. * Alan Hourihane, <[email protected]>
  12. * Russell King, <[email protected]>
  13. * Based on linux/drivers/video/skeletonfb.c:
  14. * Copyright (C) 1997 Geert Uytterhoeven
  15. * Based on linux/driver/video/pm2fb.c:
  16. * Copyright (C) 1998-1999 Ilario Nardinocchi ([email protected])
  17. * Copyright (C) 1999 Jakub Jelinek ([email protected])
  18. *
  19. * This file is subject to the terms and conditions of the GNU General Public
  20. * License. See the file COPYING in the main directory of this archive for
  21. * more details.
  22. *
  23. */
  24. #include <linux/aperture.h>
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/errno.h>
  28. #include <linux/string.h>
  29. #include <linux/mm.h>
  30. #include <linux/slab.h>
  31. #include <linux/delay.h>
  32. #include <linux/fb.h>
  33. #include <linux/init.h>
  34. #include <linux/pci.h>
  35. #include <video/pm3fb.h>
  36. #if !defined(CONFIG_PCI)
  37. #error "Only generic PCI cards supported."
  38. #endif
  39. #undef PM3FB_MASTER_DEBUG
  40. #ifdef PM3FB_MASTER_DEBUG
  41. #define DPRINTK(a, b...) \
  42. printk(KERN_DEBUG "pm3fb: %s: " a, __func__ , ## b)
  43. #else
  44. #define DPRINTK(a, b...) no_printk(a, ##b)
  45. #endif
  46. #define PM3_PIXMAP_SIZE (2048 * 4)
  47. /*
  48. * Driver data
  49. */
  50. static int hwcursor = 1;
  51. static char *mode_option;
  52. static bool noaccel;
  53. static bool nomtrr;
  54. /*
  55. * This structure defines the hardware state of the graphics card. Normally
  56. * you place this in a header file in linux/include/video. This file usually
  57. * also includes register information. That allows other driver subsystems
  58. * and userland applications the ability to use the same header file to
  59. * avoid duplicate work and easy porting of software.
  60. */
  61. struct pm3_par {
  62. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  63. u32 video; /* video flags before blanking */
  64. u32 base; /* screen base in 128 bits unit */
  65. u32 palette[16];
  66. int wc_cookie;
  67. };
  68. /*
  69. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  70. * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
  71. * to get a fb_var_screeninfo. Otherwise define a default var as well.
  72. */
  73. static struct fb_fix_screeninfo pm3fb_fix = {
  74. .id = "Permedia3",
  75. .type = FB_TYPE_PACKED_PIXELS,
  76. .visual = FB_VISUAL_PSEUDOCOLOR,
  77. .xpanstep = 1,
  78. .ypanstep = 1,
  79. .ywrapstep = 0,
  80. .accel = FB_ACCEL_3DLABS_PERMEDIA3,
  81. };
  82. /*
  83. * Utility functions
  84. */
  85. static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
  86. {
  87. return fb_readl(par->v_regs + off);
  88. }
  89. static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  90. {
  91. fb_writel(v, par->v_regs + off);
  92. }
  93. static inline void PM3_WAIT(struct pm3_par *par, u32 n)
  94. {
  95. while (PM3_READ_REG(par, PM3InFIFOSpace) < n)
  96. cpu_relax();
  97. }
  98. static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
  99. {
  100. PM3_WAIT(par, 3);
  101. PM3_WRITE_REG(par, PM3RD_IndexHigh, (r >> 8) & 0xff);
  102. PM3_WRITE_REG(par, PM3RD_IndexLow, r & 0xff);
  103. wmb();
  104. PM3_WRITE_REG(par, PM3RD_IndexedData, v);
  105. wmb();
  106. }
  107. static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
  108. unsigned char r, unsigned char g, unsigned char b)
  109. {
  110. PM3_WAIT(par, 4);
  111. PM3_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
  112. wmb();
  113. PM3_WRITE_REG(par, PM3RD_PaletteData, r);
  114. wmb();
  115. PM3_WRITE_REG(par, PM3RD_PaletteData, g);
  116. wmb();
  117. PM3_WRITE_REG(par, PM3RD_PaletteData, b);
  118. wmb();
  119. }
  120. static void pm3fb_clear_colormap(struct pm3_par *par,
  121. unsigned char r, unsigned char g, unsigned char b)
  122. {
  123. int i;
  124. for (i = 0; i < 256 ; i++)
  125. pm3fb_set_color(par, i, r, g, b);
  126. }
  127. /* Calculating various clock parameters */
  128. static void pm3fb_calculate_clock(unsigned long reqclock,
  129. unsigned char *prescale,
  130. unsigned char *feedback,
  131. unsigned char *postscale)
  132. {
  133. int f, pre, post;
  134. unsigned long freq;
  135. long freqerr = 1000;
  136. long currerr;
  137. for (f = 1; f < 256; f++) {
  138. for (pre = 1; pre < 256; pre++) {
  139. for (post = 0; post < 5; post++) {
  140. freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
  141. currerr = (reqclock > freq)
  142. ? reqclock - freq
  143. : freq - reqclock;
  144. if (currerr < freqerr) {
  145. freqerr = currerr;
  146. *feedback = f;
  147. *prescale = pre;
  148. *postscale = post;
  149. }
  150. }
  151. }
  152. }
  153. }
  154. static inline int pm3fb_depth(const struct fb_var_screeninfo *var)
  155. {
  156. if (var->bits_per_pixel == 16)
  157. return var->red.length + var->green.length
  158. + var->blue.length;
  159. return var->bits_per_pixel;
  160. }
  161. static inline int pm3fb_shift_bpp(unsigned bpp, int v)
  162. {
  163. switch (bpp) {
  164. case 8:
  165. return (v >> 4);
  166. case 16:
  167. return (v >> 3);
  168. case 32:
  169. return (v >> 2);
  170. }
  171. DPRINTK("Unsupported depth %u\n", bpp);
  172. return 0;
  173. }
  174. /* acceleration */
  175. static int pm3fb_sync(struct fb_info *info)
  176. {
  177. struct pm3_par *par = info->par;
  178. PM3_WAIT(par, 2);
  179. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  180. PM3_WRITE_REG(par, PM3Sync, 0);
  181. mb();
  182. do {
  183. while ((PM3_READ_REG(par, PM3OutFIFOWords)) == 0)
  184. cpu_relax();
  185. } while ((PM3_READ_REG(par, PM3OutputFifo)) != PM3Sync_Tag);
  186. return 0;
  187. }
  188. static void pm3fb_init_engine(struct fb_info *info)
  189. {
  190. struct pm3_par *par = info->par;
  191. const u32 width = (info->var.xres_virtual + 7) & ~7;
  192. PM3_WAIT(par, 50);
  193. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  194. PM3_WRITE_REG(par, PM3StatisticMode, 0x0);
  195. PM3_WRITE_REG(par, PM3DeltaMode, 0x0);
  196. PM3_WRITE_REG(par, PM3RasterizerMode, 0x0);
  197. PM3_WRITE_REG(par, PM3ScissorMode, 0x0);
  198. PM3_WRITE_REG(par, PM3LineStippleMode, 0x0);
  199. PM3_WRITE_REG(par, PM3AreaStippleMode, 0x0);
  200. PM3_WRITE_REG(par, PM3GIDMode, 0x0);
  201. PM3_WRITE_REG(par, PM3DepthMode, 0x0);
  202. PM3_WRITE_REG(par, PM3StencilMode, 0x0);
  203. PM3_WRITE_REG(par, PM3StencilData, 0x0);
  204. PM3_WRITE_REG(par, PM3ColorDDAMode, 0x0);
  205. PM3_WRITE_REG(par, PM3TextureCoordMode, 0x0);
  206. PM3_WRITE_REG(par, PM3TextureIndexMode0, 0x0);
  207. PM3_WRITE_REG(par, PM3TextureIndexMode1, 0x0);
  208. PM3_WRITE_REG(par, PM3TextureReadMode, 0x0);
  209. PM3_WRITE_REG(par, PM3LUTMode, 0x0);
  210. PM3_WRITE_REG(par, PM3TextureFilterMode, 0x0);
  211. PM3_WRITE_REG(par, PM3TextureCompositeMode, 0x0);
  212. PM3_WRITE_REG(par, PM3TextureApplicationMode, 0x0);
  213. PM3_WRITE_REG(par, PM3TextureCompositeColorMode1, 0x0);
  214. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode1, 0x0);
  215. PM3_WRITE_REG(par, PM3TextureCompositeColorMode0, 0x0);
  216. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode0, 0x0);
  217. PM3_WRITE_REG(par, PM3FogMode, 0x0);
  218. PM3_WRITE_REG(par, PM3ChromaTestMode, 0x0);
  219. PM3_WRITE_REG(par, PM3AlphaTestMode, 0x0);
  220. PM3_WRITE_REG(par, PM3AntialiasMode, 0x0);
  221. PM3_WRITE_REG(par, PM3YUVMode, 0x0);
  222. PM3_WRITE_REG(par, PM3AlphaBlendColorMode, 0x0);
  223. PM3_WRITE_REG(par, PM3AlphaBlendAlphaMode, 0x0);
  224. PM3_WRITE_REG(par, PM3DitherMode, 0x0);
  225. PM3_WRITE_REG(par, PM3LogicalOpMode, 0x0);
  226. PM3_WRITE_REG(par, PM3RouterMode, 0x0);
  227. PM3_WRITE_REG(par, PM3Window, 0x0);
  228. PM3_WRITE_REG(par, PM3Config2D, 0x0);
  229. PM3_WRITE_REG(par, PM3SpanColorMask, 0xffffffff);
  230. PM3_WRITE_REG(par, PM3XBias, 0x0);
  231. PM3_WRITE_REG(par, PM3YBias, 0x0);
  232. PM3_WRITE_REG(par, PM3DeltaControl, 0x0);
  233. PM3_WRITE_REG(par, PM3BitMaskPattern, 0xffffffff);
  234. PM3_WRITE_REG(par, PM3FBDestReadEnables,
  235. PM3FBDestReadEnables_E(0xff) |
  236. PM3FBDestReadEnables_R(0xff) |
  237. PM3FBDestReadEnables_ReferenceAlpha(0xff));
  238. PM3_WRITE_REG(par, PM3FBDestReadBufferAddr0, 0x0);
  239. PM3_WRITE_REG(par, PM3FBDestReadBufferOffset0, 0x0);
  240. PM3_WRITE_REG(par, PM3FBDestReadBufferWidth0,
  241. PM3FBDestReadBufferWidth_Width(width));
  242. PM3_WRITE_REG(par, PM3FBDestReadMode,
  243. PM3FBDestReadMode_ReadEnable |
  244. PM3FBDestReadMode_Enable0);
  245. PM3_WRITE_REG(par, PM3FBSourceReadBufferAddr, 0x0);
  246. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset, 0x0);
  247. PM3_WRITE_REG(par, PM3FBSourceReadBufferWidth,
  248. PM3FBSourceReadBufferWidth_Width(width));
  249. PM3_WRITE_REG(par, PM3FBSourceReadMode,
  250. PM3FBSourceReadMode_Blocking |
  251. PM3FBSourceReadMode_ReadEnable);
  252. PM3_WAIT(par, 2);
  253. {
  254. /* invert bits in bitmask */
  255. unsigned long rm = 1 | (3 << 7);
  256. switch (info->var.bits_per_pixel) {
  257. case 8:
  258. PM3_WRITE_REG(par, PM3PixelSize,
  259. PM3PixelSize_GLOBAL_8BIT);
  260. #ifdef __BIG_ENDIAN
  261. rm |= 3 << 15;
  262. #endif
  263. break;
  264. case 16:
  265. PM3_WRITE_REG(par, PM3PixelSize,
  266. PM3PixelSize_GLOBAL_16BIT);
  267. #ifdef __BIG_ENDIAN
  268. rm |= 2 << 15;
  269. #endif
  270. break;
  271. case 32:
  272. PM3_WRITE_REG(par, PM3PixelSize,
  273. PM3PixelSize_GLOBAL_32BIT);
  274. break;
  275. default:
  276. DPRINTK("Unsupported depth %d\n",
  277. info->var.bits_per_pixel);
  278. break;
  279. }
  280. PM3_WRITE_REG(par, PM3RasterizerMode, rm);
  281. }
  282. PM3_WAIT(par, 20);
  283. PM3_WRITE_REG(par, PM3FBSoftwareWriteMask, 0xffffffff);
  284. PM3_WRITE_REG(par, PM3FBHardwareWriteMask, 0xffffffff);
  285. PM3_WRITE_REG(par, PM3FBWriteMode,
  286. PM3FBWriteMode_WriteEnable |
  287. PM3FBWriteMode_OpaqueSpan |
  288. PM3FBWriteMode_Enable0);
  289. PM3_WRITE_REG(par, PM3FBWriteBufferAddr0, 0x0);
  290. PM3_WRITE_REG(par, PM3FBWriteBufferOffset0, 0x0);
  291. PM3_WRITE_REG(par, PM3FBWriteBufferWidth0,
  292. PM3FBWriteBufferWidth_Width(width));
  293. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 0x0);
  294. {
  295. /* size in lines of FB */
  296. unsigned long sofb = info->screen_size /
  297. info->fix.line_length;
  298. if (sofb > 4095)
  299. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 4095);
  300. else
  301. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, sofb);
  302. switch (info->var.bits_per_pixel) {
  303. case 8:
  304. PM3_WRITE_REG(par, PM3DitherMode,
  305. (1 << 10) | (2 << 3));
  306. break;
  307. case 16:
  308. PM3_WRITE_REG(par, PM3DitherMode,
  309. (1 << 10) | (1 << 3));
  310. break;
  311. case 32:
  312. PM3_WRITE_REG(par, PM3DitherMode,
  313. (1 << 10) | (0 << 3));
  314. break;
  315. default:
  316. DPRINTK("Unsupported depth %d\n",
  317. info->var.bits_per_pixel);
  318. break;
  319. }
  320. }
  321. PM3_WRITE_REG(par, PM3dXDom, 0x0);
  322. PM3_WRITE_REG(par, PM3dXSub, 0x0);
  323. PM3_WRITE_REG(par, PM3dY, 1 << 16);
  324. PM3_WRITE_REG(par, PM3StartXDom, 0x0);
  325. PM3_WRITE_REG(par, PM3StartXSub, 0x0);
  326. PM3_WRITE_REG(par, PM3StartY, 0x0);
  327. PM3_WRITE_REG(par, PM3Count, 0x0);
  328. /* Disable LocalBuffer. better safe than sorry */
  329. PM3_WRITE_REG(par, PM3LBDestReadMode, 0x0);
  330. PM3_WRITE_REG(par, PM3LBDestReadEnables, 0x0);
  331. PM3_WRITE_REG(par, PM3LBSourceReadMode, 0x0);
  332. PM3_WRITE_REG(par, PM3LBWriteMode, 0x0);
  333. pm3fb_sync(info);
  334. }
  335. static void pm3fb_fillrect(struct fb_info *info,
  336. const struct fb_fillrect *region)
  337. {
  338. struct pm3_par *par = info->par;
  339. struct fb_fillrect modded;
  340. int vxres, vyres;
  341. int rop;
  342. u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
  343. ((u32 *)info->pseudo_palette)[region->color] : region->color;
  344. if (info->state != FBINFO_STATE_RUNNING)
  345. return;
  346. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  347. cfb_fillrect(info, region);
  348. return;
  349. }
  350. if (region->rop == ROP_COPY )
  351. rop = PM3Config2D_ForegroundROP(0x3); /* GXcopy */
  352. else
  353. rop = PM3Config2D_ForegroundROP(0x6) | /* GXxor */
  354. PM3Config2D_FBDestReadEnable;
  355. vxres = info->var.xres_virtual;
  356. vyres = info->var.yres_virtual;
  357. memcpy(&modded, region, sizeof(struct fb_fillrect));
  358. if (!modded.width || !modded.height ||
  359. modded.dx >= vxres || modded.dy >= vyres)
  360. return;
  361. if (modded.dx + modded.width > vxres)
  362. modded.width = vxres - modded.dx;
  363. if (modded.dy + modded.height > vyres)
  364. modded.height = vyres - modded.dy;
  365. if (info->var.bits_per_pixel == 8)
  366. color |= color << 8;
  367. if (info->var.bits_per_pixel <= 16)
  368. color |= color << 16;
  369. PM3_WAIT(par, 4);
  370. /* ROP Ox3 is GXcopy */
  371. PM3_WRITE_REG(par, PM3Config2D,
  372. PM3Config2D_UseConstantSource |
  373. PM3Config2D_ForegroundROPEnable |
  374. rop |
  375. PM3Config2D_FBWriteEnable);
  376. PM3_WRITE_REG(par, PM3ForegroundColor, color);
  377. PM3_WRITE_REG(par, PM3RectanglePosition,
  378. PM3RectanglePosition_XOffset(modded.dx) |
  379. PM3RectanglePosition_YOffset(modded.dy));
  380. PM3_WRITE_REG(par, PM3Render2D,
  381. PM3Render2D_XPositive |
  382. PM3Render2D_YPositive |
  383. PM3Render2D_Operation_Normal |
  384. PM3Render2D_SpanOperation |
  385. PM3Render2D_Width(modded.width) |
  386. PM3Render2D_Height(modded.height));
  387. }
  388. static void pm3fb_copyarea(struct fb_info *info,
  389. const struct fb_copyarea *area)
  390. {
  391. struct pm3_par *par = info->par;
  392. struct fb_copyarea modded;
  393. u32 vxres, vyres;
  394. int x_align, o_x, o_y;
  395. if (info->state != FBINFO_STATE_RUNNING)
  396. return;
  397. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  398. cfb_copyarea(info, area);
  399. return;
  400. }
  401. memcpy(&modded, area, sizeof(struct fb_copyarea));
  402. vxres = info->var.xres_virtual;
  403. vyres = info->var.yres_virtual;
  404. if (!modded.width || !modded.height ||
  405. modded.sx >= vxres || modded.sy >= vyres ||
  406. modded.dx >= vxres || modded.dy >= vyres)
  407. return;
  408. if (modded.sx + modded.width > vxres)
  409. modded.width = vxres - modded.sx;
  410. if (modded.dx + modded.width > vxres)
  411. modded.width = vxres - modded.dx;
  412. if (modded.sy + modded.height > vyres)
  413. modded.height = vyres - modded.sy;
  414. if (modded.dy + modded.height > vyres)
  415. modded.height = vyres - modded.dy;
  416. o_x = modded.sx - modded.dx; /*(sx > dx ) ? (sx - dx) : (dx - sx); */
  417. o_y = modded.sy - modded.dy; /*(sy > dy ) ? (sy - dy) : (dy - sy); */
  418. x_align = (modded.sx & 0x1f);
  419. PM3_WAIT(par, 6);
  420. PM3_WRITE_REG(par, PM3Config2D,
  421. PM3Config2D_UserScissorEnable |
  422. PM3Config2D_ForegroundROPEnable |
  423. PM3Config2D_Blocking |
  424. PM3Config2D_ForegroundROP(0x3) | /* Ox3 is GXcopy */
  425. PM3Config2D_FBWriteEnable);
  426. PM3_WRITE_REG(par, PM3ScissorMinXY,
  427. ((modded.dy & 0x0fff) << 16) | (modded.dx & 0x0fff));
  428. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  429. (((modded.dy + modded.height) & 0x0fff) << 16) |
  430. ((modded.dx + modded.width) & 0x0fff));
  431. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset,
  432. PM3FBSourceReadBufferOffset_XOffset(o_x) |
  433. PM3FBSourceReadBufferOffset_YOffset(o_y));
  434. PM3_WRITE_REG(par, PM3RectanglePosition,
  435. PM3RectanglePosition_XOffset(modded.dx - x_align) |
  436. PM3RectanglePosition_YOffset(modded.dy));
  437. PM3_WRITE_REG(par, PM3Render2D,
  438. ((modded.sx > modded.dx) ? PM3Render2D_XPositive : 0) |
  439. ((modded.sy > modded.dy) ? PM3Render2D_YPositive : 0) |
  440. PM3Render2D_Operation_Normal |
  441. PM3Render2D_SpanOperation |
  442. PM3Render2D_FBSourceReadEnable |
  443. PM3Render2D_Width(modded.width + x_align) |
  444. PM3Render2D_Height(modded.height));
  445. }
  446. static void pm3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  447. {
  448. struct pm3_par *par = info->par;
  449. u32 height = image->height;
  450. u32 fgx, bgx;
  451. const u32 *src = (const u32 *)image->data;
  452. if (info->state != FBINFO_STATE_RUNNING)
  453. return;
  454. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  455. cfb_imageblit(info, image);
  456. return;
  457. }
  458. switch (info->fix.visual) {
  459. case FB_VISUAL_PSEUDOCOLOR:
  460. fgx = image->fg_color;
  461. bgx = image->bg_color;
  462. break;
  463. case FB_VISUAL_TRUECOLOR:
  464. default:
  465. fgx = par->palette[image->fg_color];
  466. bgx = par->palette[image->bg_color];
  467. break;
  468. }
  469. if (image->depth != 1) {
  470. cfb_imageblit(info, image);
  471. return;
  472. }
  473. if (info->var.bits_per_pixel == 8) {
  474. fgx |= fgx << 8;
  475. bgx |= bgx << 8;
  476. }
  477. if (info->var.bits_per_pixel <= 16) {
  478. fgx |= fgx << 16;
  479. bgx |= bgx << 16;
  480. }
  481. PM3_WAIT(par, 7);
  482. PM3_WRITE_REG(par, PM3ForegroundColor, fgx);
  483. PM3_WRITE_REG(par, PM3BackgroundColor, bgx);
  484. /* ROP Ox3 is GXcopy */
  485. PM3_WRITE_REG(par, PM3Config2D,
  486. PM3Config2D_UserScissorEnable |
  487. PM3Config2D_UseConstantSource |
  488. PM3Config2D_ForegroundROPEnable |
  489. PM3Config2D_ForegroundROP(0x3) |
  490. PM3Config2D_OpaqueSpan |
  491. PM3Config2D_FBWriteEnable);
  492. PM3_WRITE_REG(par, PM3ScissorMinXY,
  493. ((image->dy & 0x0fff) << 16) | (image->dx & 0x0fff));
  494. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  495. (((image->dy + image->height) & 0x0fff) << 16) |
  496. ((image->dx + image->width) & 0x0fff));
  497. PM3_WRITE_REG(par, PM3RectanglePosition,
  498. PM3RectanglePosition_XOffset(image->dx) |
  499. PM3RectanglePosition_YOffset(image->dy));
  500. PM3_WRITE_REG(par, PM3Render2D,
  501. PM3Render2D_XPositive |
  502. PM3Render2D_YPositive |
  503. PM3Render2D_Operation_SyncOnBitMask |
  504. PM3Render2D_SpanOperation |
  505. PM3Render2D_Width(image->width) |
  506. PM3Render2D_Height(image->height));
  507. while (height--) {
  508. int width = ((image->width + 7) >> 3)
  509. + info->pixmap.scan_align - 1;
  510. width >>= 2;
  511. while (width >= PM3_FIFO_SIZE) {
  512. int i = PM3_FIFO_SIZE - 1;
  513. PM3_WAIT(par, PM3_FIFO_SIZE);
  514. while (i--) {
  515. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  516. src++;
  517. }
  518. width -= PM3_FIFO_SIZE - 1;
  519. }
  520. PM3_WAIT(par, width + 1);
  521. while (width--) {
  522. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  523. src++;
  524. }
  525. }
  526. }
  527. /* end of acceleration functions */
  528. /*
  529. * Hardware Cursor support.
  530. */
  531. static const u8 cursor_bits_lookup[16] = {
  532. 0x00, 0x40, 0x10, 0x50, 0x04, 0x44, 0x14, 0x54,
  533. 0x01, 0x41, 0x11, 0x51, 0x05, 0x45, 0x15, 0x55
  534. };
  535. static int pm3fb_cursor(struct fb_info *info, struct fb_cursor *cursor)
  536. {
  537. struct pm3_par *par = info->par;
  538. u8 mode;
  539. if (!hwcursor)
  540. return -EINVAL; /* just to force soft_cursor() call */
  541. /* Too large of a cursor or wrong bpp :-( */
  542. if (cursor->image.width > 64 ||
  543. cursor->image.height > 64 ||
  544. cursor->image.depth > 1)
  545. return -EINVAL;
  546. mode = PM3RD_CursorMode_TYPE_X;
  547. if (cursor->enable)
  548. mode |= PM3RD_CursorMode_CURSOR_ENABLE;
  549. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, mode);
  550. /*
  551. * If the cursor is not be changed this means either we want the
  552. * current cursor state (if enable is set) or we want to query what
  553. * we can do with the cursor (if enable is not set)
  554. */
  555. if (!cursor->set)
  556. return 0;
  557. if (cursor->set & FB_CUR_SETPOS) {
  558. int x = cursor->image.dx - info->var.xoffset;
  559. int y = cursor->image.dy - info->var.yoffset;
  560. PM3_WRITE_DAC_REG(par, PM3RD_CursorXLow, x & 0xff);
  561. PM3_WRITE_DAC_REG(par, PM3RD_CursorXHigh, (x >> 8) & 0xf);
  562. PM3_WRITE_DAC_REG(par, PM3RD_CursorYLow, y & 0xff);
  563. PM3_WRITE_DAC_REG(par, PM3RD_CursorYHigh, (y >> 8) & 0xf);
  564. }
  565. if (cursor->set & FB_CUR_SETHOT) {
  566. PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotX,
  567. cursor->hot.x & 0x3f);
  568. PM3_WRITE_DAC_REG(par, PM3RD_CursorHotSpotY,
  569. cursor->hot.y & 0x3f);
  570. }
  571. if (cursor->set & FB_CUR_SETCMAP) {
  572. u32 fg_idx = cursor->image.fg_color;
  573. u32 bg_idx = cursor->image.bg_color;
  574. struct fb_cmap cmap = info->cmap;
  575. /* the X11 driver says one should use these color registers */
  576. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(39),
  577. cmap.red[fg_idx] >> 8 );
  578. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(40),
  579. cmap.green[fg_idx] >> 8 );
  580. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(41),
  581. cmap.blue[fg_idx] >> 8 );
  582. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(42),
  583. cmap.red[bg_idx] >> 8 );
  584. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(43),
  585. cmap.green[bg_idx] >> 8 );
  586. PM3_WRITE_DAC_REG(par, PM3RD_CursorPalette(44),
  587. cmap.blue[bg_idx] >> 8 );
  588. }
  589. if (cursor->set & (FB_CUR_SETSHAPE | FB_CUR_SETIMAGE)) {
  590. u8 *bitmap = (u8 *)cursor->image.data;
  591. u8 *mask = (u8 *)cursor->mask;
  592. int i;
  593. int pos = PM3RD_CursorPattern(0);
  594. for (i = 0; i < cursor->image.height; i++) {
  595. int j = (cursor->image.width + 7) >> 3;
  596. int k = 8 - j;
  597. for (; j > 0; j--) {
  598. u8 data = *bitmap ^ *mask;
  599. if (cursor->rop == ROP_COPY)
  600. data = *mask & *bitmap;
  601. /* Upper 4 bits of bitmap data */
  602. PM3_WRITE_DAC_REG(par, pos++,
  603. cursor_bits_lookup[data >> 4] |
  604. (cursor_bits_lookup[*mask >> 4] << 1));
  605. /* Lower 4 bits of bitmap */
  606. PM3_WRITE_DAC_REG(par, pos++,
  607. cursor_bits_lookup[data & 0xf] |
  608. (cursor_bits_lookup[*mask & 0xf] << 1));
  609. bitmap++;
  610. mask++;
  611. }
  612. for (; k > 0; k--) {
  613. PM3_WRITE_DAC_REG(par, pos++, 0);
  614. PM3_WRITE_DAC_REG(par, pos++, 0);
  615. }
  616. }
  617. while (pos < PM3RD_CursorPattern(1024))
  618. PM3_WRITE_DAC_REG(par, pos++, 0);
  619. }
  620. return 0;
  621. }
  622. /* write the mode to registers */
  623. static void pm3fb_write_mode(struct fb_info *info)
  624. {
  625. struct pm3_par *par = info->par;
  626. char tempsync = 0x00;
  627. char tempmisc = 0x00;
  628. const u32 hsstart = info->var.right_margin;
  629. const u32 hsend = hsstart + info->var.hsync_len;
  630. const u32 hbend = hsend + info->var.left_margin;
  631. const u32 xres = (info->var.xres + 31) & ~31;
  632. const u32 htotal = xres + hbend;
  633. const u32 vsstart = info->var.lower_margin;
  634. const u32 vsend = vsstart + info->var.vsync_len;
  635. const u32 vbend = vsend + info->var.upper_margin;
  636. const u32 vtotal = info->var.yres + vbend;
  637. const u32 width = (info->var.xres_virtual + 7) & ~7;
  638. const unsigned bpp = info->var.bits_per_pixel;
  639. PM3_WAIT(par, 20);
  640. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
  641. PM3_WRITE_REG(par, PM3Aperture0, 0x00000000);
  642. PM3_WRITE_REG(par, PM3Aperture1, 0x00000000);
  643. PM3_WRITE_REG(par, PM3FIFODis, 0x00000007);
  644. PM3_WRITE_REG(par, PM3HTotal,
  645. pm3fb_shift_bpp(bpp, htotal - 1));
  646. PM3_WRITE_REG(par, PM3HsEnd,
  647. pm3fb_shift_bpp(bpp, hsend));
  648. PM3_WRITE_REG(par, PM3HsStart,
  649. pm3fb_shift_bpp(bpp, hsstart));
  650. PM3_WRITE_REG(par, PM3HbEnd,
  651. pm3fb_shift_bpp(bpp, hbend));
  652. PM3_WRITE_REG(par, PM3HgEnd,
  653. pm3fb_shift_bpp(bpp, hbend));
  654. PM3_WRITE_REG(par, PM3ScreenStride,
  655. pm3fb_shift_bpp(bpp, width));
  656. PM3_WRITE_REG(par, PM3VTotal, vtotal - 1);
  657. PM3_WRITE_REG(par, PM3VsEnd, vsend - 1);
  658. PM3_WRITE_REG(par, PM3VsStart, vsstart - 1);
  659. PM3_WRITE_REG(par, PM3VbEnd, vbend);
  660. switch (bpp) {
  661. case 8:
  662. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  663. PM3ByApertureMode_PIXELSIZE_8BIT);
  664. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  665. PM3ByApertureMode_PIXELSIZE_8BIT);
  666. break;
  667. case 16:
  668. #ifndef __BIG_ENDIAN
  669. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  670. PM3ByApertureMode_PIXELSIZE_16BIT);
  671. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  672. PM3ByApertureMode_PIXELSIZE_16BIT);
  673. #else
  674. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  675. PM3ByApertureMode_PIXELSIZE_16BIT |
  676. PM3ByApertureMode_BYTESWAP_BADC);
  677. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  678. PM3ByApertureMode_PIXELSIZE_16BIT |
  679. PM3ByApertureMode_BYTESWAP_BADC);
  680. #endif /* ! __BIG_ENDIAN */
  681. break;
  682. case 32:
  683. #ifndef __BIG_ENDIAN
  684. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  685. PM3ByApertureMode_PIXELSIZE_32BIT);
  686. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  687. PM3ByApertureMode_PIXELSIZE_32BIT);
  688. #else
  689. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  690. PM3ByApertureMode_PIXELSIZE_32BIT |
  691. PM3ByApertureMode_BYTESWAP_DCBA);
  692. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  693. PM3ByApertureMode_PIXELSIZE_32BIT |
  694. PM3ByApertureMode_BYTESWAP_DCBA);
  695. #endif /* ! __BIG_ENDIAN */
  696. break;
  697. default:
  698. DPRINTK("Unsupported depth %d\n", bpp);
  699. break;
  700. }
  701. /*
  702. * Oxygen VX1 - it appears that setting PM3VideoControl and
  703. * then PM3RD_SyncControl to the same SYNC settings undoes
  704. * any net change - they seem to xor together. Only set the
  705. * sync options in PM3RD_SyncControl. --rmk
  706. */
  707. {
  708. unsigned int video = par->video;
  709. video &= ~(PM3VideoControl_HSYNC_MASK |
  710. PM3VideoControl_VSYNC_MASK);
  711. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  712. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  713. PM3_WRITE_REG(par, PM3VideoControl, video);
  714. }
  715. PM3_WRITE_REG(par, PM3VClkCtl,
  716. (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
  717. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  718. PM3_WRITE_REG(par, PM3ChipConfig,
  719. (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
  720. wmb();
  721. {
  722. unsigned char m; /* ClkPreScale */
  723. unsigned char n; /* ClkFeedBackScale */
  724. unsigned char p; /* ClkPostScale */
  725. unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
  726. (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
  727. DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
  728. pixclock, (int) m, (int) n, (int) p);
  729. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
  730. PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
  731. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
  732. }
  733. /*
  734. PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
  735. */
  736. /*
  737. PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
  738. */
  739. if ((par->video & PM3VideoControl_HSYNC_MASK) ==
  740. PM3VideoControl_HSYNC_ACTIVE_HIGH)
  741. tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
  742. if ((par->video & PM3VideoControl_VSYNC_MASK) ==
  743. PM3VideoControl_VSYNC_ACTIVE_HIGH)
  744. tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
  745. PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
  746. DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
  747. PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
  748. switch (pm3fb_depth(&info->var)) {
  749. case 8:
  750. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  751. PM3RD_PixelSize_8_BIT_PIXELS);
  752. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  753. PM3RD_ColorFormat_CI8_COLOR |
  754. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  755. tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  756. break;
  757. case 12:
  758. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  759. PM3RD_PixelSize_16_BIT_PIXELS);
  760. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  761. PM3RD_ColorFormat_4444_COLOR |
  762. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  763. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  764. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  765. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  766. break;
  767. case 15:
  768. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  769. PM3RD_PixelSize_16_BIT_PIXELS);
  770. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  771. PM3RD_ColorFormat_5551_FRONT_COLOR |
  772. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  773. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  774. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  775. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  776. break;
  777. case 16:
  778. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  779. PM3RD_PixelSize_16_BIT_PIXELS);
  780. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  781. PM3RD_ColorFormat_565_FRONT_COLOR |
  782. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  783. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  784. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  785. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  786. break;
  787. case 32:
  788. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  789. PM3RD_PixelSize_32_BIT_PIXELS);
  790. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  791. PM3RD_ColorFormat_8888_COLOR |
  792. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  793. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  794. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  795. break;
  796. }
  797. PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
  798. }
  799. /*
  800. * hardware independent functions
  801. */
  802. static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  803. {
  804. u32 lpitch;
  805. unsigned bpp = var->red.length + var->green.length
  806. + var->blue.length + var->transp.length;
  807. if (bpp != var->bits_per_pixel) {
  808. /* set predefined mode for bits_per_pixel settings */
  809. switch (var->bits_per_pixel) {
  810. case 8:
  811. var->red.length = 8;
  812. var->green.length = 8;
  813. var->blue.length = 8;
  814. var->red.offset = 0;
  815. var->green.offset = 0;
  816. var->blue.offset = 0;
  817. var->transp.offset = 0;
  818. var->transp.length = 0;
  819. break;
  820. case 16:
  821. var->red.length = 5;
  822. var->blue.length = 5;
  823. var->green.length = 6;
  824. var->transp.length = 0;
  825. break;
  826. case 32:
  827. var->red.length = 8;
  828. var->green.length = 8;
  829. var->blue.length = 8;
  830. var->transp.length = 8;
  831. break;
  832. default:
  833. DPRINTK("depth not supported: %u\n",
  834. var->bits_per_pixel);
  835. return -EINVAL;
  836. }
  837. }
  838. /* it is assumed BGRA order */
  839. if (var->bits_per_pixel > 8 ) {
  840. var->blue.offset = 0;
  841. var->green.offset = var->blue.length;
  842. var->red.offset = var->green.offset + var->green.length;
  843. var->transp.offset = var->red.offset + var->red.length;
  844. }
  845. var->height = -1;
  846. var->width = -1;
  847. if (var->xres != var->xres_virtual) {
  848. DPRINTK("virtual x resolution != "
  849. "physical x resolution not supported\n");
  850. return -EINVAL;
  851. }
  852. if (var->yres > var->yres_virtual) {
  853. DPRINTK("virtual y resolution < "
  854. "physical y resolution not possible\n");
  855. return -EINVAL;
  856. }
  857. if (var->xoffset) {
  858. DPRINTK("xoffset not supported\n");
  859. return -EINVAL;
  860. }
  861. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  862. DPRINTK("interlace not supported\n");
  863. return -EINVAL;
  864. }
  865. var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
  866. lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
  867. if (var->xres < 200 || var->xres > 2048) {
  868. DPRINTK("width not supported: %u\n", var->xres);
  869. return -EINVAL;
  870. }
  871. if (var->yres < 200 || var->yres > 4095) {
  872. DPRINTK("height not supported: %u\n", var->yres);
  873. return -EINVAL;
  874. }
  875. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  876. DPRINTK("no memory for screen (%ux%ux%u)\n",
  877. var->xres, var->yres_virtual, var->bits_per_pixel);
  878. return -EINVAL;
  879. }
  880. if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
  881. DPRINTK("pixclock too high (%ldKHz)\n",
  882. PICOS2KHZ(var->pixclock));
  883. return -EINVAL;
  884. }
  885. var->accel_flags = 0; /* Can't mmap if this is on */
  886. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  887. var->xres, var->yres, var->bits_per_pixel);
  888. return 0;
  889. }
  890. static int pm3fb_set_par(struct fb_info *info)
  891. {
  892. struct pm3_par *par = info->par;
  893. const u32 xres = (info->var.xres + 31) & ~31;
  894. const unsigned bpp = info->var.bits_per_pixel;
  895. par->base = pm3fb_shift_bpp(bpp, (info->var.yoffset * xres)
  896. + info->var.xoffset);
  897. par->video = 0;
  898. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  899. par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
  900. else
  901. par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
  902. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  903. par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
  904. else
  905. par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
  906. if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
  907. par->video |= PM3VideoControl_LINE_DOUBLE_ON;
  908. if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  909. par->video |= PM3VideoControl_ENABLE;
  910. else
  911. DPRINTK("PM3Video disabled\n");
  912. switch (bpp) {
  913. case 8:
  914. par->video |= PM3VideoControl_PIXELSIZE_8BIT;
  915. break;
  916. case 16:
  917. par->video |= PM3VideoControl_PIXELSIZE_16BIT;
  918. break;
  919. case 32:
  920. par->video |= PM3VideoControl_PIXELSIZE_32BIT;
  921. break;
  922. default:
  923. DPRINTK("Unsupported depth\n");
  924. break;
  925. }
  926. info->fix.visual =
  927. (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  928. info->fix.line_length = ((info->var.xres_virtual + 7) >> 3) * bpp;
  929. /* pm3fb_clear_memory(info, 0);*/
  930. pm3fb_clear_colormap(par, 0, 0, 0);
  931. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, 0);
  932. pm3fb_init_engine(info);
  933. pm3fb_write_mode(info);
  934. return 0;
  935. }
  936. static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  937. unsigned blue, unsigned transp,
  938. struct fb_info *info)
  939. {
  940. struct pm3_par *par = info->par;
  941. if (regno >= 256) /* no. of hw registers */
  942. return -EINVAL;
  943. /* grayscale works only partially under directcolor */
  944. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  945. if (info->var.grayscale)
  946. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  947. /* Directcolor:
  948. * var->{color}.offset contains start of bitfield
  949. * var->{color}.length contains length of bitfield
  950. * {hardwarespecific} contains width of DAC
  951. * pseudo_palette[X] is programmed to (X << red.offset) |
  952. * (X << green.offset) |
  953. * (X << blue.offset)
  954. * RAMDAC[X] is programmed to (red, green, blue)
  955. * color depth = SUM(var->{color}.length)
  956. *
  957. * Pseudocolor:
  958. * var->{color}.offset is 0
  959. * var->{color}.length contains width of DAC or the number
  960. * of unique colors available (color depth)
  961. * pseudo_palette is not used
  962. * RAMDAC[X] is programmed to (red, green, blue)
  963. * color depth = var->{color}.length
  964. */
  965. /*
  966. * This is the point where the color is converted to something that
  967. * is acceptable by the hardware.
  968. */
  969. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  970. red = CNVT_TOHW(red, info->var.red.length);
  971. green = CNVT_TOHW(green, info->var.green.length);
  972. blue = CNVT_TOHW(blue, info->var.blue.length);
  973. transp = CNVT_TOHW(transp, info->var.transp.length);
  974. #undef CNVT_TOHW
  975. if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
  976. info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  977. u32 v;
  978. if (regno >= 16)
  979. return -EINVAL;
  980. v = (red << info->var.red.offset) |
  981. (green << info->var.green.offset) |
  982. (blue << info->var.blue.offset) |
  983. (transp << info->var.transp.offset);
  984. switch (info->var.bits_per_pixel) {
  985. case 8:
  986. break;
  987. case 16:
  988. case 32:
  989. ((u32 *)(info->pseudo_palette))[regno] = v;
  990. break;
  991. }
  992. return 0;
  993. } else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  994. pm3fb_set_color(par, regno, red, green, blue);
  995. return 0;
  996. }
  997. static int pm3fb_pan_display(struct fb_var_screeninfo *var,
  998. struct fb_info *info)
  999. {
  1000. struct pm3_par *par = info->par;
  1001. const u32 xres = (info->var.xres + 31) & ~31;
  1002. par->base = pm3fb_shift_bpp(info->var.bits_per_pixel,
  1003. (var->yoffset * xres)
  1004. + var->xoffset);
  1005. PM3_WAIT(par, 1);
  1006. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  1007. return 0;
  1008. }
  1009. static int pm3fb_blank(int blank_mode, struct fb_info *info)
  1010. {
  1011. struct pm3_par *par = info->par;
  1012. u32 video = par->video;
  1013. /*
  1014. * Oxygen VX1 - it appears that setting PM3VideoControl and
  1015. * then PM3RD_SyncControl to the same SYNC settings undoes
  1016. * any net change - they seem to xor together. Only set the
  1017. * sync options in PM3RD_SyncControl. --rmk
  1018. */
  1019. video &= ~(PM3VideoControl_HSYNC_MASK |
  1020. PM3VideoControl_VSYNC_MASK);
  1021. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  1022. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  1023. switch (blank_mode) {
  1024. case FB_BLANK_UNBLANK:
  1025. video |= PM3VideoControl_ENABLE;
  1026. break;
  1027. case FB_BLANK_NORMAL:
  1028. video &= ~PM3VideoControl_ENABLE;
  1029. break;
  1030. case FB_BLANK_HSYNC_SUSPEND:
  1031. video &= ~(PM3VideoControl_HSYNC_MASK |
  1032. PM3VideoControl_BLANK_ACTIVE_LOW);
  1033. break;
  1034. case FB_BLANK_VSYNC_SUSPEND:
  1035. video &= ~(PM3VideoControl_VSYNC_MASK |
  1036. PM3VideoControl_BLANK_ACTIVE_LOW);
  1037. break;
  1038. case FB_BLANK_POWERDOWN:
  1039. video &= ~(PM3VideoControl_HSYNC_MASK |
  1040. PM3VideoControl_VSYNC_MASK |
  1041. PM3VideoControl_BLANK_ACTIVE_LOW);
  1042. break;
  1043. default:
  1044. DPRINTK("Unsupported blanking %d\n", blank_mode);
  1045. return 1;
  1046. }
  1047. PM3_WAIT(par, 1);
  1048. PM3_WRITE_REG(par, PM3VideoControl, video);
  1049. return 0;
  1050. }
  1051. /*
  1052. * Frame buffer operations
  1053. */
  1054. static const struct fb_ops pm3fb_ops = {
  1055. .owner = THIS_MODULE,
  1056. .fb_check_var = pm3fb_check_var,
  1057. .fb_set_par = pm3fb_set_par,
  1058. .fb_setcolreg = pm3fb_setcolreg,
  1059. .fb_pan_display = pm3fb_pan_display,
  1060. .fb_fillrect = pm3fb_fillrect,
  1061. .fb_copyarea = pm3fb_copyarea,
  1062. .fb_imageblit = pm3fb_imageblit,
  1063. .fb_blank = pm3fb_blank,
  1064. .fb_sync = pm3fb_sync,
  1065. .fb_cursor = pm3fb_cursor,
  1066. };
  1067. /* ------------------------------------------------------------------------- */
  1068. /*
  1069. * Initialization
  1070. */
  1071. /* mmio register are already mapped when this function is called */
  1072. /* the pm3fb_fix.smem_start is also set */
  1073. static unsigned long pm3fb_size_memory(struct pm3_par *par)
  1074. {
  1075. unsigned long memsize = 0;
  1076. unsigned long tempBypass, i, temp1, temp2;
  1077. unsigned char __iomem *screen_mem;
  1078. pm3fb_fix.smem_len = 64 * 1024l * 1024; /* request full aperture size */
  1079. /* Linear frame buffer - request region and map it. */
  1080. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1081. "pm3fb smem")) {
  1082. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1083. return 0;
  1084. }
  1085. screen_mem =
  1086. ioremap(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1087. if (!screen_mem) {
  1088. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1089. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1090. return 0;
  1091. }
  1092. /* TODO: card-specific stuff, *before* accessing *any* FB memory */
  1093. /* For Appian Jeronimo 2000 board second head */
  1094. tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
  1095. DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
  1096. PM3_WAIT(par, 1);
  1097. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
  1098. /* pm3 split up memory, replicates, and do a lot of
  1099. * nasty stuff IMHO ;-)
  1100. */
  1101. for (i = 0; i < 32; i++) {
  1102. fb_writel(i * 0x00345678,
  1103. (screen_mem + (i * 1048576)));
  1104. mb();
  1105. temp1 = fb_readl((screen_mem + (i * 1048576)));
  1106. /* Let's check for wrapover, write will fail at 16MB boundary */
  1107. if (temp1 == (i * 0x00345678))
  1108. memsize = i;
  1109. else
  1110. break;
  1111. }
  1112. DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
  1113. if (memsize + 1 == i) {
  1114. for (i = 0; i < 32; i++) {
  1115. /* Clear first 32MB ; 0 is 0, no need to byteswap */
  1116. writel(0x0000000, (screen_mem + (i * 1048576)));
  1117. }
  1118. wmb();
  1119. for (i = 32; i < 64; i++) {
  1120. fb_writel(i * 0x00345678,
  1121. (screen_mem + (i * 1048576)));
  1122. mb();
  1123. temp1 =
  1124. fb_readl((screen_mem + (i * 1048576)));
  1125. temp2 =
  1126. fb_readl((screen_mem + ((i - 32) * 1048576)));
  1127. /* different value, different RAM... */
  1128. if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
  1129. memsize = i;
  1130. else
  1131. break;
  1132. }
  1133. }
  1134. DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
  1135. PM3_WAIT(par, 1);
  1136. PM3_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
  1137. iounmap(screen_mem);
  1138. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1139. memsize = 1048576 * (memsize + 1);
  1140. DPRINTK("Returning 0x%08lx bytes\n", memsize);
  1141. return memsize;
  1142. }
  1143. static int pm3fb_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  1144. {
  1145. struct fb_info *info;
  1146. struct pm3_par *par;
  1147. struct device *device = &dev->dev; /* for pci drivers */
  1148. int err;
  1149. int retval = -ENXIO;
  1150. err = aperture_remove_conflicting_pci_devices(dev, "pm3fb");
  1151. if (err)
  1152. return err;
  1153. err = pci_enable_device(dev);
  1154. if (err) {
  1155. printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
  1156. return err;
  1157. }
  1158. /*
  1159. * Dynamically allocate info and par
  1160. */
  1161. info = framebuffer_alloc(sizeof(struct pm3_par), device);
  1162. if (!info)
  1163. return -ENOMEM;
  1164. par = info->par;
  1165. /*
  1166. * Here we set the screen_base to the virtual memory address
  1167. * for the framebuffer.
  1168. */
  1169. pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
  1170. pm3fb_fix.mmio_len = PM3_REGS_SIZE;
  1171. #if defined(__BIG_ENDIAN)
  1172. pm3fb_fix.mmio_start += PM3_REGS_SIZE;
  1173. DPRINTK("Adjusting register base for big-endian.\n");
  1174. #endif
  1175. /* Registers - request region and map it. */
  1176. if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
  1177. "pm3fb regbase")) {
  1178. printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
  1179. goto err_exit_neither;
  1180. }
  1181. par->v_regs =
  1182. ioremap(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1183. if (!par->v_regs) {
  1184. printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
  1185. pm3fb_fix.id);
  1186. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1187. goto err_exit_neither;
  1188. }
  1189. /* Linear frame buffer - request region and map it. */
  1190. pm3fb_fix.smem_start = pci_resource_start(dev, 1);
  1191. pm3fb_fix.smem_len = pm3fb_size_memory(par);
  1192. if (!pm3fb_fix.smem_len) {
  1193. printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
  1194. goto err_exit_mmio;
  1195. }
  1196. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1197. "pm3fb smem")) {
  1198. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1199. goto err_exit_mmio;
  1200. }
  1201. info->screen_base = ioremap_wc(pm3fb_fix.smem_start,
  1202. pm3fb_fix.smem_len);
  1203. if (!info->screen_base) {
  1204. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1205. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1206. goto err_exit_mmio;
  1207. }
  1208. info->screen_size = pm3fb_fix.smem_len;
  1209. if (!nomtrr)
  1210. par->wc_cookie = arch_phys_wc_add(pm3fb_fix.smem_start,
  1211. pm3fb_fix.smem_len);
  1212. info->fbops = &pm3fb_ops;
  1213. par->video = PM3_READ_REG(par, PM3VideoControl);
  1214. info->fix = pm3fb_fix;
  1215. info->pseudo_palette = par->palette;
  1216. info->flags = FBINFO_DEFAULT |
  1217. FBINFO_HWACCEL_XPAN |
  1218. FBINFO_HWACCEL_YPAN |
  1219. FBINFO_HWACCEL_COPYAREA |
  1220. FBINFO_HWACCEL_IMAGEBLIT |
  1221. FBINFO_HWACCEL_FILLRECT;
  1222. if (noaccel) {
  1223. printk(KERN_DEBUG "disabling acceleration\n");
  1224. info->flags |= FBINFO_HWACCEL_DISABLED;
  1225. }
  1226. info->pixmap.addr = kmalloc(PM3_PIXMAP_SIZE, GFP_KERNEL);
  1227. if (!info->pixmap.addr) {
  1228. retval = -ENOMEM;
  1229. goto err_exit_pixmap;
  1230. }
  1231. info->pixmap.size = PM3_PIXMAP_SIZE;
  1232. info->pixmap.buf_align = 4;
  1233. info->pixmap.scan_align = 4;
  1234. info->pixmap.access_align = 32;
  1235. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1236. /*
  1237. * This should give a reasonable default video mode. The following is
  1238. * done when we can set a video mode.
  1239. */
  1240. if (!mode_option)
  1241. mode_option = "640x480@60";
  1242. retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
  1243. if (!retval || retval == 4) {
  1244. retval = -EINVAL;
  1245. goto err_exit_both;
  1246. }
  1247. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
  1248. retval = -ENOMEM;
  1249. goto err_exit_both;
  1250. }
  1251. /*
  1252. * For drivers that can...
  1253. */
  1254. pm3fb_check_var(&info->var, info);
  1255. if (register_framebuffer(info) < 0) {
  1256. retval = -EINVAL;
  1257. goto err_exit_all;
  1258. }
  1259. fb_info(info, "%s frame buffer device\n", info->fix.id);
  1260. pci_set_drvdata(dev, info);
  1261. return 0;
  1262. err_exit_all:
  1263. fb_dealloc_cmap(&info->cmap);
  1264. err_exit_both:
  1265. kfree(info->pixmap.addr);
  1266. err_exit_pixmap:
  1267. iounmap(info->screen_base);
  1268. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1269. err_exit_mmio:
  1270. iounmap(par->v_regs);
  1271. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1272. err_exit_neither:
  1273. framebuffer_release(info);
  1274. return retval;
  1275. }
  1276. /*
  1277. * Cleanup
  1278. */
  1279. static void pm3fb_remove(struct pci_dev *dev)
  1280. {
  1281. struct fb_info *info = pci_get_drvdata(dev);
  1282. if (info) {
  1283. struct fb_fix_screeninfo *fix = &info->fix;
  1284. struct pm3_par *par = info->par;
  1285. unregister_framebuffer(info);
  1286. fb_dealloc_cmap(&info->cmap);
  1287. arch_phys_wc_del(par->wc_cookie);
  1288. iounmap(info->screen_base);
  1289. release_mem_region(fix->smem_start, fix->smem_len);
  1290. iounmap(par->v_regs);
  1291. release_mem_region(fix->mmio_start, fix->mmio_len);
  1292. kfree(info->pixmap.addr);
  1293. framebuffer_release(info);
  1294. }
  1295. }
  1296. static const struct pci_device_id pm3fb_id_table[] = {
  1297. { PCI_VENDOR_ID_3DLABS, 0x0a,
  1298. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1299. { 0, }
  1300. };
  1301. /* For PCI drivers */
  1302. static struct pci_driver pm3fb_driver = {
  1303. .name = "pm3fb",
  1304. .id_table = pm3fb_id_table,
  1305. .probe = pm3fb_probe,
  1306. .remove = pm3fb_remove,
  1307. };
  1308. MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
  1309. #ifndef MODULE
  1310. /*
  1311. * Setup
  1312. */
  1313. /*
  1314. * Only necessary if your driver takes special options,
  1315. * otherwise we fall back on the generic fb_setup().
  1316. */
  1317. static int __init pm3fb_setup(char *options)
  1318. {
  1319. char *this_opt;
  1320. /* Parse user specified options (`video=pm3fb:') */
  1321. if (!options || !*options)
  1322. return 0;
  1323. while ((this_opt = strsep(&options, ",")) != NULL) {
  1324. if (!*this_opt)
  1325. continue;
  1326. else if (!strncmp(this_opt, "noaccel", 7))
  1327. noaccel = 1;
  1328. else if (!strncmp(this_opt, "hwcursor=", 9))
  1329. hwcursor = simple_strtoul(this_opt + 9, NULL, 0);
  1330. else if (!strncmp(this_opt, "nomtrr", 6))
  1331. nomtrr = 1;
  1332. else
  1333. mode_option = this_opt;
  1334. }
  1335. return 0;
  1336. }
  1337. #endif /* MODULE */
  1338. static int __init pm3fb_init(void)
  1339. {
  1340. /*
  1341. * For kernel boot options (in 'video=pm3fb:<options>' format)
  1342. */
  1343. #ifndef MODULE
  1344. char *option = NULL;
  1345. if (fb_get_options("pm3fb", &option))
  1346. return -ENODEV;
  1347. pm3fb_setup(option);
  1348. #endif
  1349. return pci_register_driver(&pm3fb_driver);
  1350. }
  1351. #ifdef MODULE
  1352. static void __exit pm3fb_exit(void)
  1353. {
  1354. pci_unregister_driver(&pm3fb_driver);
  1355. }
  1356. module_exit(pm3fb_exit);
  1357. #endif
  1358. module_init(pm3fb_init);
  1359. module_param(mode_option, charp, 0);
  1360. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  1361. module_param(noaccel, bool, 0);
  1362. MODULE_PARM_DESC(noaccel, "Disable acceleration");
  1363. module_param(hwcursor, int, 0644);
  1364. MODULE_PARM_DESC(hwcursor, "Enable hardware cursor "
  1365. "(1=enable, 0=disable, default=1)");
  1366. module_param(nomtrr, bool, 0);
  1367. MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
  1368. MODULE_DESCRIPTION("Permedia3 framebuffer device driver");
  1369. MODULE_LICENSE("GPL");