mx3fb.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2008
  4. * Guennadi Liakhovetski, DENX Software Engineering, <[email protected]>
  5. *
  6. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/sched.h>
  12. #include <linux/errno.h>
  13. #include <linux/string.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/slab.h>
  16. #include <linux/fb.h>
  17. #include <linux/delay.h>
  18. #include <linux/init.h>
  19. #include <linux/ioport.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/console.h>
  23. #include <linux/clk.h>
  24. #include <linux/mutex.h>
  25. #include <linux/dma/ipu-dma.h>
  26. #include <linux/backlight.h>
  27. #include <linux/dma/imx-dma.h>
  28. #include <linux/platform_data/video-mx3fb.h>
  29. #include <asm/io.h>
  30. #include <linux/uaccess.h>
  31. #define MX3FB_NAME "mx3_sdc_fb"
  32. #define MX3FB_REG_OFFSET 0xB4
  33. /* SDC Registers */
  34. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  35. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  36. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  37. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  38. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  39. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  40. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  41. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  42. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  43. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  44. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  45. /* Register bits */
  46. #define SDC_COM_TFT_COLOR 0x00000001UL
  47. #define SDC_COM_FG_EN 0x00000010UL
  48. #define SDC_COM_GWSEL 0x00000020UL
  49. #define SDC_COM_GLB_A 0x00000040UL
  50. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  51. #define SDC_COM_BG_EN 0x00000200UL
  52. #define SDC_COM_SHARP 0x00001000UL
  53. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  54. /* Display Interface registers */
  55. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  56. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  57. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  58. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  59. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  60. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  61. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  62. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  63. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  64. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  65. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  66. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  67. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  68. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  69. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  70. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  71. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  72. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  76. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  77. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  78. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  82. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  83. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  84. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  88. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  89. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  90. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  91. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  92. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  93. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  94. /* DI_DISP_SIG_POL bits */
  95. #define DI_D3_VSYNC_POL_SHIFT 28
  96. #define DI_D3_HSYNC_POL_SHIFT 27
  97. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  98. #define DI_D3_CLK_POL_SHIFT 25
  99. #define DI_D3_DATA_POL_SHIFT 24
  100. /* DI_DISP_IF_CONF bits */
  101. #define DI_D3_CLK_IDLE_SHIFT 26
  102. #define DI_D3_CLK_SEL_SHIFT 25
  103. #define DI_D3_DATAMSK_SHIFT 24
  104. enum ipu_panel {
  105. IPU_PANEL_SHARP_TFT,
  106. IPU_PANEL_TFT,
  107. };
  108. struct ipu_di_signal_cfg {
  109. unsigned datamask_en:1;
  110. unsigned clksel_en:1;
  111. unsigned clkidle_en:1;
  112. unsigned data_pol:1; /* true = inverted */
  113. unsigned clk_pol:1; /* true = rising edge */
  114. unsigned enable_pol:1;
  115. unsigned Hsync_pol:1; /* true = active high */
  116. unsigned Vsync_pol:1;
  117. };
  118. static const struct fb_videomode mx3fb_modedb[] = {
  119. {
  120. /* 240x320 @ 60 Hz */
  121. .name = "Sharp-QVGA",
  122. .refresh = 60,
  123. .xres = 240,
  124. .yres = 320,
  125. .pixclock = 185925,
  126. .left_margin = 9,
  127. .right_margin = 16,
  128. .upper_margin = 7,
  129. .lower_margin = 9,
  130. .hsync_len = 1,
  131. .vsync_len = 1,
  132. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  133. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  134. FB_SYNC_CLK_IDLE_EN,
  135. .vmode = FB_VMODE_NONINTERLACED,
  136. .flag = 0,
  137. }, {
  138. /* 240x33 @ 60 Hz */
  139. .name = "Sharp-CLI",
  140. .refresh = 60,
  141. .xres = 240,
  142. .yres = 33,
  143. .pixclock = 185925,
  144. .left_margin = 9,
  145. .right_margin = 16,
  146. .upper_margin = 7,
  147. .lower_margin = 9 + 287,
  148. .hsync_len = 1,
  149. .vsync_len = 1,
  150. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  151. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  152. FB_SYNC_CLK_IDLE_EN,
  153. .vmode = FB_VMODE_NONINTERLACED,
  154. .flag = 0,
  155. }, {
  156. /* 640x480 @ 60 Hz */
  157. .name = "NEC-VGA",
  158. .refresh = 60,
  159. .xres = 640,
  160. .yres = 480,
  161. .pixclock = 38255,
  162. .left_margin = 144,
  163. .right_margin = 0,
  164. .upper_margin = 34,
  165. .lower_margin = 40,
  166. .hsync_len = 1,
  167. .vsync_len = 1,
  168. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  169. .vmode = FB_VMODE_NONINTERLACED,
  170. .flag = 0,
  171. }, {
  172. /* NTSC TV output */
  173. .name = "TV-NTSC",
  174. .refresh = 60,
  175. .xres = 640,
  176. .yres = 480,
  177. .pixclock = 37538,
  178. .left_margin = 38,
  179. .right_margin = 858 - 640 - 38 - 3,
  180. .upper_margin = 36,
  181. .lower_margin = 518 - 480 - 36 - 1,
  182. .hsync_len = 3,
  183. .vsync_len = 1,
  184. .sync = 0,
  185. .vmode = FB_VMODE_NONINTERLACED,
  186. .flag = 0,
  187. }, {
  188. /* PAL TV output */
  189. .name = "TV-PAL",
  190. .refresh = 50,
  191. .xres = 640,
  192. .yres = 480,
  193. .pixclock = 37538,
  194. .left_margin = 38,
  195. .right_margin = 960 - 640 - 38 - 32,
  196. .upper_margin = 32,
  197. .lower_margin = 555 - 480 - 32 - 3,
  198. .hsync_len = 32,
  199. .vsync_len = 3,
  200. .sync = 0,
  201. .vmode = FB_VMODE_NONINTERLACED,
  202. .flag = 0,
  203. }, {
  204. /* TV output VGA mode, 640x480 @ 65 Hz */
  205. .name = "TV-VGA",
  206. .refresh = 60,
  207. .xres = 640,
  208. .yres = 480,
  209. .pixclock = 40574,
  210. .left_margin = 35,
  211. .right_margin = 45,
  212. .upper_margin = 9,
  213. .lower_margin = 1,
  214. .hsync_len = 46,
  215. .vsync_len = 5,
  216. .sync = 0,
  217. .vmode = FB_VMODE_NONINTERLACED,
  218. .flag = 0,
  219. },
  220. };
  221. struct mx3fb_data {
  222. struct fb_info *fbi;
  223. int backlight_level;
  224. void __iomem *reg_base;
  225. spinlock_t lock;
  226. struct device *dev;
  227. struct backlight_device *bl;
  228. uint32_t h_start_width;
  229. uint32_t v_start_width;
  230. enum disp_data_mapping disp_data_fmt;
  231. };
  232. struct dma_chan_request {
  233. struct mx3fb_data *mx3fb;
  234. enum ipu_channel id;
  235. };
  236. /* MX3 specific framebuffer information. */
  237. struct mx3fb_info {
  238. int blank;
  239. enum ipu_channel ipu_ch;
  240. uint32_t cur_ipu_buf;
  241. u32 pseudo_palette[16];
  242. struct completion flip_cmpl;
  243. struct mutex mutex; /* Protects fb-ops */
  244. struct mx3fb_data *mx3fb;
  245. struct idmac_channel *idmac_channel;
  246. struct dma_async_tx_descriptor *txd;
  247. dma_cookie_t cookie;
  248. struct scatterlist sg[2];
  249. struct fb_var_screeninfo cur_var; /* current var info */
  250. };
  251. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value);
  252. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb);
  253. static int mx3fb_bl_get_brightness(struct backlight_device *bl)
  254. {
  255. struct mx3fb_data *fbd = bl_get_data(bl);
  256. return sdc_get_brightness(fbd);
  257. }
  258. static int mx3fb_bl_update_status(struct backlight_device *bl)
  259. {
  260. struct mx3fb_data *fbd = bl_get_data(bl);
  261. int brightness = bl->props.brightness;
  262. if (bl->props.power != FB_BLANK_UNBLANK)
  263. brightness = 0;
  264. if (bl->props.fb_blank != FB_BLANK_UNBLANK)
  265. brightness = 0;
  266. fbd->backlight_level = (fbd->backlight_level & ~0xFF) | brightness;
  267. sdc_set_brightness(fbd, fbd->backlight_level);
  268. return 0;
  269. }
  270. static const struct backlight_ops mx3fb_lcdc_bl_ops = {
  271. .update_status = mx3fb_bl_update_status,
  272. .get_brightness = mx3fb_bl_get_brightness,
  273. };
  274. static void mx3fb_init_backlight(struct mx3fb_data *fbd)
  275. {
  276. struct backlight_properties props;
  277. struct backlight_device *bl;
  278. if (fbd->bl)
  279. return;
  280. memset(&props, 0, sizeof(struct backlight_properties));
  281. props.max_brightness = 0xff;
  282. props.type = BACKLIGHT_RAW;
  283. sdc_set_brightness(fbd, fbd->backlight_level);
  284. bl = backlight_device_register("mx3fb-bl", fbd->dev, fbd,
  285. &mx3fb_lcdc_bl_ops, &props);
  286. if (IS_ERR(bl)) {
  287. dev_err(fbd->dev, "error %ld on backlight register\n",
  288. PTR_ERR(bl));
  289. return;
  290. }
  291. fbd->bl = bl;
  292. bl->props.power = FB_BLANK_UNBLANK;
  293. bl->props.fb_blank = FB_BLANK_UNBLANK;
  294. bl->props.brightness = mx3fb_bl_get_brightness(bl);
  295. }
  296. static void mx3fb_exit_backlight(struct mx3fb_data *fbd)
  297. {
  298. backlight_device_unregister(fbd->bl);
  299. }
  300. static void mx3fb_dma_done(void *);
  301. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  302. static const char *fb_mode;
  303. static unsigned long default_bpp = 16;
  304. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  305. {
  306. return __raw_readl(mx3fb->reg_base + reg);
  307. }
  308. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  309. {
  310. __raw_writel(value, mx3fb->reg_base + reg);
  311. }
  312. struct di_mapping {
  313. uint32_t b0, b1, b2;
  314. };
  315. static const struct di_mapping di_mappings[] = {
  316. [IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
  317. [IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
  318. [IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
  319. };
  320. static void sdc_fb_init(struct mx3fb_info *fbi)
  321. {
  322. struct mx3fb_data *mx3fb = fbi->mx3fb;
  323. uint32_t reg;
  324. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  325. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  326. }
  327. /* Returns enabled flag before uninit */
  328. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  329. {
  330. struct mx3fb_data *mx3fb = fbi->mx3fb;
  331. uint32_t reg;
  332. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  333. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  334. return reg & SDC_COM_BG_EN;
  335. }
  336. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  337. {
  338. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  339. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  340. struct dma_chan *dma_chan = &ichan->dma_chan;
  341. unsigned long flags;
  342. dma_cookie_t cookie;
  343. if (mx3_fbi->txd)
  344. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  345. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  346. else
  347. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  348. /* This enables the channel */
  349. if (mx3_fbi->cookie < 0) {
  350. mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
  351. &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  352. if (!mx3_fbi->txd) {
  353. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  354. dma_chan->chan_id);
  355. return;
  356. }
  357. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  358. mx3_fbi->txd->callback = mx3fb_dma_done;
  359. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  360. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  361. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  362. } else {
  363. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  364. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  365. dma_chan->chan_id);
  366. return;
  367. }
  368. /* Just re-activate the same buffer */
  369. dma_async_issue_pending(dma_chan);
  370. cookie = mx3_fbi->cookie;
  371. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  372. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  373. }
  374. if (cookie >= 0) {
  375. spin_lock_irqsave(&mx3fb->lock, flags);
  376. sdc_fb_init(mx3_fbi);
  377. mx3_fbi->cookie = cookie;
  378. spin_unlock_irqrestore(&mx3fb->lock, flags);
  379. }
  380. /*
  381. * Attention! Without this msleep the channel keeps generating
  382. * interrupts. Next sdc_set_brightness() is going to be called
  383. * from mx3fb_blank().
  384. */
  385. msleep(2);
  386. }
  387. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  388. {
  389. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  390. unsigned long flags;
  391. if (mx3_fbi->txd == NULL)
  392. return;
  393. spin_lock_irqsave(&mx3fb->lock, flags);
  394. sdc_fb_uninit(mx3_fbi);
  395. spin_unlock_irqrestore(&mx3fb->lock, flags);
  396. dmaengine_terminate_all(mx3_fbi->txd->chan);
  397. mx3_fbi->txd = NULL;
  398. mx3_fbi->cookie = -EINVAL;
  399. }
  400. /**
  401. * sdc_set_window_pos() - set window position of the respective plane.
  402. * @mx3fb: mx3fb context.
  403. * @channel: IPU DMAC channel ID.
  404. * @x_pos: X coordinate relative to the top left corner to place window at.
  405. * @y_pos: Y coordinate relative to the top left corner to place window at.
  406. * @return: 0 on success or negative error code on failure.
  407. */
  408. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  409. int16_t x_pos, int16_t y_pos)
  410. {
  411. if (channel != IDMAC_SDC_0)
  412. return -EINVAL;
  413. x_pos += mx3fb->h_start_width;
  414. y_pos += mx3fb->v_start_width;
  415. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  416. return 0;
  417. }
  418. /**
  419. * sdc_init_panel() - initialize a synchronous LCD panel.
  420. * @mx3fb: mx3fb context.
  421. * @panel: panel type.
  422. * @pixel_clk: desired pixel clock frequency in Hz.
  423. * @width: width of panel in pixels.
  424. * @height: height of panel in pixels.
  425. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  426. * and the start of valid data.
  427. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  428. * @h_end_width: number of pixel clocks between the end of valid data
  429. * and the HSYNC signal for next line.
  430. * @v_start_width: number of lines between the VSYNC signal pulse and the
  431. * start of valid data.
  432. * @v_sync_width: width of the VSYNC signal in units of lines
  433. * @v_end_width: number of lines between the end of valid data and the
  434. * VSYNC signal for next frame.
  435. * @sig: bitfield of signal polarities for LCD interface.
  436. * @return: 0 on success or negative error code on failure.
  437. */
  438. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  439. uint32_t pixel_clk,
  440. uint16_t width, uint16_t height,
  441. uint16_t h_start_width, uint16_t h_sync_width,
  442. uint16_t h_end_width, uint16_t v_start_width,
  443. uint16_t v_sync_width, uint16_t v_end_width,
  444. const struct ipu_di_signal_cfg *sig)
  445. {
  446. unsigned long lock_flags;
  447. uint32_t reg;
  448. uint32_t old_conf;
  449. uint32_t div;
  450. struct clk *ipu_clk;
  451. const struct di_mapping *map;
  452. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  453. if (v_sync_width == 0 || h_sync_width == 0)
  454. return -EINVAL;
  455. /* Init panel size and blanking periods */
  456. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  457. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  458. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  459. #ifdef DEBUG
  460. printk(KERN_CONT " hor_conf %x,", reg);
  461. #endif
  462. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  463. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  464. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  465. #ifdef DEBUG
  466. printk(KERN_CONT " ver_conf %x\n", reg);
  467. #endif
  468. mx3fb->h_start_width = h_start_width;
  469. mx3fb->v_start_width = v_start_width;
  470. switch (panel) {
  471. case IPU_PANEL_SHARP_TFT:
  472. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  473. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  474. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  475. break;
  476. case IPU_PANEL_TFT:
  477. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  478. break;
  479. default:
  480. return -EINVAL;
  481. }
  482. /* Init clocking */
  483. /*
  484. * Calculate divider: fractional part is 4 bits so simply multiple by
  485. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  486. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  487. */
  488. ipu_clk = clk_get(mx3fb->dev, NULL);
  489. if (!IS_ERR(ipu_clk)) {
  490. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  491. clk_put(ipu_clk);
  492. } else {
  493. div = 0;
  494. }
  495. if (div < 0x40) { /* Divider less than 4 */
  496. dev_dbg(mx3fb->dev,
  497. "InitPanel() - Pixel clock divider less than 4\n");
  498. div = 0x40;
  499. }
  500. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  501. pixel_clk, div >> 4, (div & 7) * 125);
  502. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  503. /*
  504. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  505. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  506. * debug. DISP3_IF_CLK_UP_WR is 0
  507. */
  508. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  509. /* DI settings */
  510. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  511. old_conf |= sig->datamask_en << DI_D3_DATAMSK_SHIFT |
  512. sig->clksel_en << DI_D3_CLK_SEL_SHIFT |
  513. sig->clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  514. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  515. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  516. old_conf |= sig->data_pol << DI_D3_DATA_POL_SHIFT |
  517. sig->clk_pol << DI_D3_CLK_POL_SHIFT |
  518. sig->enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  519. sig->Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  520. sig->Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  521. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  522. map = &di_mappings[mx3fb->disp_data_fmt];
  523. mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
  524. mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
  525. mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
  526. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  527. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  528. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  529. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  530. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  531. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  532. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  533. return 0;
  534. }
  535. /**
  536. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  537. * @mx3fb: mx3fb context.
  538. * @channel: IPU DMAC channel ID.
  539. * @enable: boolean to enable or disable color keyl.
  540. * @color_key: 24-bit RGB color to use as transparent color key.
  541. * @return: 0 on success or negative error code on failure.
  542. */
  543. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  544. bool enable, uint32_t color_key)
  545. {
  546. uint32_t reg, sdc_conf;
  547. unsigned long lock_flags;
  548. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  549. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  550. if (channel == IDMAC_SDC_0)
  551. sdc_conf &= ~SDC_COM_GWSEL;
  552. else
  553. sdc_conf |= SDC_COM_GWSEL;
  554. if (enable) {
  555. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  556. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  557. SDC_GW_CTRL);
  558. sdc_conf |= SDC_COM_KEY_COLOR_G;
  559. } else {
  560. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  561. }
  562. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  563. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  564. return 0;
  565. }
  566. /**
  567. * sdc_set_global_alpha() - set global alpha blending modes.
  568. * @mx3fb: mx3fb context.
  569. * @enable: boolean to enable or disable global alpha blending. If disabled,
  570. * per pixel blending is used.
  571. * @alpha: global alpha value.
  572. * @return: 0 on success or negative error code on failure.
  573. */
  574. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  575. {
  576. uint32_t reg;
  577. unsigned long lock_flags;
  578. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  579. if (enable) {
  580. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  581. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  582. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  583. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  584. } else {
  585. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  586. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  587. }
  588. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  589. return 0;
  590. }
  591. static u32 sdc_get_brightness(struct mx3fb_data *mx3fb)
  592. {
  593. u32 brightness;
  594. brightness = mx3fb_read_reg(mx3fb, SDC_PWM_CTRL);
  595. brightness = (brightness >> 16) & 0xFF;
  596. return brightness;
  597. }
  598. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  599. {
  600. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  601. /* This might be board-specific */
  602. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  603. return;
  604. }
  605. static uint32_t bpp_to_pixfmt(int bpp)
  606. {
  607. uint32_t pixfmt = 0;
  608. switch (bpp) {
  609. case 24:
  610. pixfmt = IPU_PIX_FMT_BGR24;
  611. break;
  612. case 32:
  613. pixfmt = IPU_PIX_FMT_BGR32;
  614. break;
  615. case 16:
  616. pixfmt = IPU_PIX_FMT_RGB565;
  617. break;
  618. }
  619. return pixfmt;
  620. }
  621. static int mx3fb_blank(int blank, struct fb_info *fbi);
  622. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  623. bool lock);
  624. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  625. /**
  626. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  627. * @fbi: framebuffer information pointer
  628. * @return: 0 on success or negative error code on failure.
  629. */
  630. static int mx3fb_set_fix(struct fb_info *fbi)
  631. {
  632. struct fb_fix_screeninfo *fix = &fbi->fix;
  633. struct fb_var_screeninfo *var = &fbi->var;
  634. memcpy(fix->id, "DISP3 BG", 8);
  635. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  636. fix->type = FB_TYPE_PACKED_PIXELS;
  637. fix->accel = FB_ACCEL_NONE;
  638. fix->visual = FB_VISUAL_TRUECOLOR;
  639. fix->xpanstep = 1;
  640. fix->ypanstep = 1;
  641. return 0;
  642. }
  643. static void mx3fb_dma_done(void *arg)
  644. {
  645. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  646. struct dma_chan *chan = tx_desc->txd.chan;
  647. struct idmac_channel *ichannel = to_idmac_chan(chan);
  648. struct mx3fb_data *mx3fb = ichannel->client;
  649. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  650. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  651. /* We only need one interrupt, it will be re-enabled as needed */
  652. disable_irq_nosync(ichannel->eof_irq);
  653. complete(&mx3_fbi->flip_cmpl);
  654. }
  655. static bool mx3fb_must_set_par(struct fb_info *fbi)
  656. {
  657. struct mx3fb_info *mx3_fbi = fbi->par;
  658. struct fb_var_screeninfo old_var = mx3_fbi->cur_var;
  659. struct fb_var_screeninfo new_var = fbi->var;
  660. if ((fbi->var.activate & FB_ACTIVATE_FORCE) &&
  661. (fbi->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  662. return true;
  663. /*
  664. * Ignore xoffset and yoffset update,
  665. * because pan display handles this case.
  666. */
  667. old_var.xoffset = new_var.xoffset;
  668. old_var.yoffset = new_var.yoffset;
  669. return !!memcmp(&old_var, &new_var, sizeof(struct fb_var_screeninfo));
  670. }
  671. static int __set_par(struct fb_info *fbi, bool lock)
  672. {
  673. u32 mem_len, cur_xoffset, cur_yoffset;
  674. struct ipu_di_signal_cfg sig_cfg;
  675. enum ipu_panel mode = IPU_PANEL_TFT;
  676. struct mx3fb_info *mx3_fbi = fbi->par;
  677. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  678. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  679. struct idmac_video_param *video = &ichan->params.video;
  680. struct scatterlist *sg = mx3_fbi->sg;
  681. /* Total cleanup */
  682. if (mx3_fbi->txd)
  683. sdc_disable_channel(mx3_fbi);
  684. mx3fb_set_fix(fbi);
  685. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  686. if (mem_len > fbi->fix.smem_len) {
  687. if (fbi->fix.smem_start)
  688. mx3fb_unmap_video_memory(fbi);
  689. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  690. return -ENOMEM;
  691. }
  692. sg_init_table(&sg[0], 1);
  693. sg_init_table(&sg[1], 1);
  694. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  695. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  696. fbi->fix.smem_len,
  697. offset_in_page(fbi->screen_base));
  698. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  699. memset(&sig_cfg, 0, sizeof(sig_cfg));
  700. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  701. sig_cfg.Hsync_pol = true;
  702. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  703. sig_cfg.Vsync_pol = true;
  704. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  705. sig_cfg.clk_pol = true;
  706. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  707. sig_cfg.data_pol = true;
  708. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  709. sig_cfg.enable_pol = true;
  710. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  711. sig_cfg.clkidle_en = true;
  712. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  713. sig_cfg.clksel_en = true;
  714. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  715. mode = IPU_PANEL_SHARP_TFT;
  716. dev_dbg(fbi->device, "pixclock = %u Hz\n",
  717. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  718. if (sdc_init_panel(mx3fb, mode,
  719. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  720. fbi->var.xres, fbi->var.yres,
  721. fbi->var.left_margin,
  722. fbi->var.hsync_len,
  723. fbi->var.right_margin +
  724. fbi->var.hsync_len,
  725. fbi->var.upper_margin,
  726. fbi->var.vsync_len,
  727. fbi->var.lower_margin +
  728. fbi->var.vsync_len, &sig_cfg) != 0) {
  729. dev_err(fbi->device,
  730. "mx3fb: Error initializing panel.\n");
  731. return -EINVAL;
  732. }
  733. }
  734. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  735. mx3_fbi->cur_ipu_buf = 0;
  736. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  737. video->out_width = fbi->var.xres;
  738. video->out_height = fbi->var.yres;
  739. video->out_stride = fbi->var.xres_virtual;
  740. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  741. sdc_enable_channel(mx3_fbi);
  742. /*
  743. * sg[0] points to fb smem_start address
  744. * and is actually active in controller.
  745. */
  746. mx3_fbi->cur_var.xoffset = 0;
  747. mx3_fbi->cur_var.yoffset = 0;
  748. }
  749. /*
  750. * Preserve xoffset and yoffest in case they are
  751. * inactive in controller as fb is blanked.
  752. */
  753. cur_xoffset = mx3_fbi->cur_var.xoffset;
  754. cur_yoffset = mx3_fbi->cur_var.yoffset;
  755. mx3_fbi->cur_var = fbi->var;
  756. mx3_fbi->cur_var.xoffset = cur_xoffset;
  757. mx3_fbi->cur_var.yoffset = cur_yoffset;
  758. return 0;
  759. }
  760. /**
  761. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  762. * @fbi: framebuffer information pointer.
  763. * @return: 0 on success or negative error code on failure.
  764. */
  765. static int mx3fb_set_par(struct fb_info *fbi)
  766. {
  767. struct mx3fb_info *mx3_fbi = fbi->par;
  768. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  769. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  770. int ret;
  771. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  772. mutex_lock(&mx3_fbi->mutex);
  773. ret = mx3fb_must_set_par(fbi) ? __set_par(fbi, true) : 0;
  774. mutex_unlock(&mx3_fbi->mutex);
  775. return ret;
  776. }
  777. /**
  778. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  779. * @var: framebuffer variable parameters
  780. * @fbi: framebuffer information pointer
  781. */
  782. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  783. {
  784. struct mx3fb_info *mx3_fbi = fbi->par;
  785. u32 vtotal;
  786. u32 htotal;
  787. dev_dbg(fbi->device, "%s\n", __func__);
  788. if (var->xres_virtual < var->xres)
  789. var->xres_virtual = var->xres;
  790. if (var->yres_virtual < var->yres)
  791. var->yres_virtual = var->yres;
  792. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  793. (var->bits_per_pixel != 16))
  794. var->bits_per_pixel = default_bpp;
  795. switch (var->bits_per_pixel) {
  796. case 16:
  797. var->red.length = 5;
  798. var->red.offset = 11;
  799. var->red.msb_right = 0;
  800. var->green.length = 6;
  801. var->green.offset = 5;
  802. var->green.msb_right = 0;
  803. var->blue.length = 5;
  804. var->blue.offset = 0;
  805. var->blue.msb_right = 0;
  806. var->transp.length = 0;
  807. var->transp.offset = 0;
  808. var->transp.msb_right = 0;
  809. break;
  810. case 24:
  811. var->red.length = 8;
  812. var->red.offset = 16;
  813. var->red.msb_right = 0;
  814. var->green.length = 8;
  815. var->green.offset = 8;
  816. var->green.msb_right = 0;
  817. var->blue.length = 8;
  818. var->blue.offset = 0;
  819. var->blue.msb_right = 0;
  820. var->transp.length = 0;
  821. var->transp.offset = 0;
  822. var->transp.msb_right = 0;
  823. break;
  824. case 32:
  825. var->red.length = 8;
  826. var->red.offset = 16;
  827. var->red.msb_right = 0;
  828. var->green.length = 8;
  829. var->green.offset = 8;
  830. var->green.msb_right = 0;
  831. var->blue.length = 8;
  832. var->blue.offset = 0;
  833. var->blue.msb_right = 0;
  834. var->transp.length = 8;
  835. var->transp.offset = 24;
  836. var->transp.msb_right = 0;
  837. break;
  838. }
  839. if (var->pixclock < 1000) {
  840. htotal = var->xres + var->right_margin + var->hsync_len +
  841. var->left_margin;
  842. vtotal = var->yres + var->lower_margin + var->vsync_len +
  843. var->upper_margin;
  844. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  845. var->pixclock = KHZ2PICOS(var->pixclock);
  846. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  847. var->pixclock);
  848. }
  849. var->height = -1;
  850. var->width = -1;
  851. var->grayscale = 0;
  852. /* Preserve sync flags */
  853. var->sync |= mx3_fbi->cur_var.sync;
  854. mx3_fbi->cur_var.sync |= var->sync;
  855. return 0;
  856. }
  857. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  858. {
  859. chan &= 0xffff;
  860. chan >>= 16 - bf->length;
  861. return chan << bf->offset;
  862. }
  863. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  864. unsigned int green, unsigned int blue,
  865. unsigned int trans, struct fb_info *fbi)
  866. {
  867. struct mx3fb_info *mx3_fbi = fbi->par;
  868. u32 val;
  869. int ret = 1;
  870. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  871. mutex_lock(&mx3_fbi->mutex);
  872. /*
  873. * If greyscale is true, then we convert the RGB value
  874. * to greyscale no matter what visual we are using.
  875. */
  876. if (fbi->var.grayscale)
  877. red = green = blue = (19595 * red + 38470 * green +
  878. 7471 * blue) >> 16;
  879. switch (fbi->fix.visual) {
  880. case FB_VISUAL_TRUECOLOR:
  881. /*
  882. * 16-bit True Colour. We encode the RGB value
  883. * according to the RGB bitfield information.
  884. */
  885. if (regno < 16) {
  886. u32 *pal = fbi->pseudo_palette;
  887. val = chan_to_field(red, &fbi->var.red);
  888. val |= chan_to_field(green, &fbi->var.green);
  889. val |= chan_to_field(blue, &fbi->var.blue);
  890. pal[regno] = val;
  891. ret = 0;
  892. }
  893. break;
  894. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  895. case FB_VISUAL_PSEUDOCOLOR:
  896. break;
  897. }
  898. mutex_unlock(&mx3_fbi->mutex);
  899. return ret;
  900. }
  901. static void __blank(int blank, struct fb_info *fbi)
  902. {
  903. struct mx3fb_info *mx3_fbi = fbi->par;
  904. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  905. int was_blank = mx3_fbi->blank;
  906. mx3_fbi->blank = blank;
  907. /* Attention!
  908. * Do not call sdc_disable_channel() for a channel that is disabled
  909. * already! This will result in a kernel NULL pointer dereference
  910. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  911. * handled equally by this driver.
  912. */
  913. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  914. return;
  915. switch (blank) {
  916. case FB_BLANK_POWERDOWN:
  917. case FB_BLANK_VSYNC_SUSPEND:
  918. case FB_BLANK_HSYNC_SUSPEND:
  919. case FB_BLANK_NORMAL:
  920. sdc_set_brightness(mx3fb, 0);
  921. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  922. /* Give LCD time to update - enough for 50 and 60 Hz */
  923. msleep(25);
  924. sdc_disable_channel(mx3_fbi);
  925. break;
  926. case FB_BLANK_UNBLANK:
  927. sdc_enable_channel(mx3_fbi);
  928. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  929. break;
  930. }
  931. }
  932. /**
  933. * mx3fb_blank() - blank the display.
  934. * @blank: blank value for the panel
  935. * @fbi: framebuffer information pointer
  936. */
  937. static int mx3fb_blank(int blank, struct fb_info *fbi)
  938. {
  939. struct mx3fb_info *mx3_fbi = fbi->par;
  940. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  941. blank, fbi->screen_base, fbi->fix.smem_len);
  942. if (mx3_fbi->blank == blank)
  943. return 0;
  944. mutex_lock(&mx3_fbi->mutex);
  945. __blank(blank, fbi);
  946. mutex_unlock(&mx3_fbi->mutex);
  947. return 0;
  948. }
  949. /**
  950. * mx3fb_pan_display() - pan or wrap the display
  951. * @var: variable screen buffer information.
  952. * @fbi: framebuffer information pointer.
  953. *
  954. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  955. */
  956. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  957. struct fb_info *fbi)
  958. {
  959. struct mx3fb_info *mx3_fbi = fbi->par;
  960. u32 y_bottom;
  961. unsigned long base;
  962. off_t offset;
  963. dma_cookie_t cookie;
  964. struct scatterlist *sg = mx3_fbi->sg;
  965. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  966. struct dma_async_tx_descriptor *txd;
  967. int ret;
  968. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  969. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  970. if (var->xoffset > 0) {
  971. dev_dbg(fbi->device, "x panning not supported\n");
  972. return -EINVAL;
  973. }
  974. if (mx3_fbi->cur_var.xoffset == var->xoffset &&
  975. mx3_fbi->cur_var.yoffset == var->yoffset)
  976. return 0; /* No change, do nothing */
  977. y_bottom = var->yoffset;
  978. if (!(var->vmode & FB_VMODE_YWRAP))
  979. y_bottom += fbi->var.yres;
  980. if (y_bottom > fbi->var.yres_virtual)
  981. return -EINVAL;
  982. mutex_lock(&mx3_fbi->mutex);
  983. offset = var->yoffset * fbi->fix.line_length
  984. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  985. base = fbi->fix.smem_start + offset;
  986. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  987. mx3_fbi->cur_ipu_buf, base);
  988. /*
  989. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  990. * which we will need for the next dmaengine_prep_slave_sg(). The
  991. * IRQ-handler will disable the IRQ again.
  992. */
  993. init_completion(&mx3_fbi->flip_cmpl);
  994. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  995. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  996. if (ret <= 0) {
  997. mutex_unlock(&mx3_fbi->mutex);
  998. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  999. "user interrupt" : "timeout");
  1000. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  1001. return ret ? : -ETIMEDOUT;
  1002. }
  1003. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  1004. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  1005. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  1006. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  1007. offset_in_page(fbi->screen_base + offset));
  1008. if (mx3_fbi->txd)
  1009. async_tx_ack(mx3_fbi->txd);
  1010. txd = dmaengine_prep_slave_sg(dma_chan, sg +
  1011. mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  1012. if (!txd) {
  1013. dev_err(fbi->device,
  1014. "Error preparing a DMA transaction descriptor.\n");
  1015. mutex_unlock(&mx3_fbi->mutex);
  1016. return -EIO;
  1017. }
  1018. txd->callback_param = txd;
  1019. txd->callback = mx3fb_dma_done;
  1020. /*
  1021. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  1022. * should switch to another buffer
  1023. */
  1024. cookie = txd->tx_submit(txd);
  1025. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  1026. if (cookie < 0) {
  1027. dev_err(fbi->device,
  1028. "Error updating SDC buf %d to address=0x%08lX\n",
  1029. mx3_fbi->cur_ipu_buf, base);
  1030. mutex_unlock(&mx3_fbi->mutex);
  1031. return -EIO;
  1032. }
  1033. mx3_fbi->txd = txd;
  1034. fbi->var.xoffset = var->xoffset;
  1035. fbi->var.yoffset = var->yoffset;
  1036. if (var->vmode & FB_VMODE_YWRAP)
  1037. fbi->var.vmode |= FB_VMODE_YWRAP;
  1038. else
  1039. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  1040. mx3_fbi->cur_var = fbi->var;
  1041. mutex_unlock(&mx3_fbi->mutex);
  1042. dev_dbg(fbi->device, "Update complete\n");
  1043. return 0;
  1044. }
  1045. /*
  1046. * This structure contains the pointers to the control functions that are
  1047. * invoked by the core framebuffer driver to perform operations like
  1048. * blitting, rectangle filling, copy regions and cursor definition.
  1049. */
  1050. static const struct fb_ops mx3fb_ops = {
  1051. .owner = THIS_MODULE,
  1052. .fb_set_par = mx3fb_set_par,
  1053. .fb_check_var = mx3fb_check_var,
  1054. .fb_setcolreg = mx3fb_setcolreg,
  1055. .fb_pan_display = mx3fb_pan_display,
  1056. .fb_fillrect = cfb_fillrect,
  1057. .fb_copyarea = cfb_copyarea,
  1058. .fb_imageblit = cfb_imageblit,
  1059. .fb_blank = mx3fb_blank,
  1060. };
  1061. #ifdef CONFIG_PM
  1062. /*
  1063. * Power management hooks. Note that we won't be called from IRQ context,
  1064. * unlike the blank functions above, so we may sleep.
  1065. */
  1066. /*
  1067. * Suspends the framebuffer and blanks the screen. Power management support
  1068. */
  1069. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  1070. {
  1071. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1072. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1073. console_lock();
  1074. fb_set_suspend(mx3fb->fbi, 1);
  1075. console_unlock();
  1076. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1077. sdc_disable_channel(mx3_fbi);
  1078. sdc_set_brightness(mx3fb, 0);
  1079. }
  1080. return 0;
  1081. }
  1082. /*
  1083. * Resumes the framebuffer and unblanks the screen. Power management support
  1084. */
  1085. static int mx3fb_resume(struct platform_device *pdev)
  1086. {
  1087. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1088. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1089. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1090. sdc_enable_channel(mx3_fbi);
  1091. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1092. }
  1093. console_lock();
  1094. fb_set_suspend(mx3fb->fbi, 0);
  1095. console_unlock();
  1096. return 0;
  1097. }
  1098. #else
  1099. #define mx3fb_suspend NULL
  1100. #define mx3fb_resume NULL
  1101. #endif
  1102. /*
  1103. * Main framebuffer functions
  1104. */
  1105. /**
  1106. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1107. * @fbi: framebuffer information pointer
  1108. * @mem_len: length of mapped memory
  1109. * @lock: do not lock during initialisation
  1110. * @return: Error code indicating success or failure
  1111. *
  1112. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1113. * allow palette and pixel writes to occur without flushing the cache. Once this
  1114. * area is remapped, all virtual memory access to the video memory should occur
  1115. * at the new region.
  1116. */
  1117. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1118. bool lock)
  1119. {
  1120. int retval = 0;
  1121. dma_addr_t addr;
  1122. fbi->screen_base = dma_alloc_wc(fbi->device, mem_len, &addr,
  1123. GFP_DMA | GFP_KERNEL);
  1124. if (!fbi->screen_base) {
  1125. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1126. mem_len);
  1127. retval = -EBUSY;
  1128. goto err0;
  1129. }
  1130. if (lock)
  1131. mutex_lock(&fbi->mm_lock);
  1132. fbi->fix.smem_start = addr;
  1133. fbi->fix.smem_len = mem_len;
  1134. if (lock)
  1135. mutex_unlock(&fbi->mm_lock);
  1136. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1137. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1138. fbi->screen_size = fbi->fix.smem_len;
  1139. /* Clear the screen */
  1140. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1141. return 0;
  1142. err0:
  1143. fbi->fix.smem_len = 0;
  1144. fbi->fix.smem_start = 0;
  1145. fbi->screen_base = NULL;
  1146. return retval;
  1147. }
  1148. /**
  1149. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1150. * @fbi: framebuffer information pointer
  1151. * @return: error code indicating success or failure
  1152. */
  1153. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1154. {
  1155. dma_free_wc(fbi->device, fbi->fix.smem_len, fbi->screen_base,
  1156. fbi->fix.smem_start);
  1157. fbi->screen_base = NULL;
  1158. mutex_lock(&fbi->mm_lock);
  1159. fbi->fix.smem_start = 0;
  1160. fbi->fix.smem_len = 0;
  1161. mutex_unlock(&fbi->mm_lock);
  1162. return 0;
  1163. }
  1164. /**
  1165. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1166. * @dev: the device
  1167. * @ops: framebuffer device operations
  1168. * @return: initialized framebuffer structure.
  1169. */
  1170. static struct fb_info *mx3fb_init_fbinfo(struct device *dev,
  1171. const struct fb_ops *ops)
  1172. {
  1173. struct fb_info *fbi;
  1174. struct mx3fb_info *mx3fbi;
  1175. int ret;
  1176. /* Allocate sufficient memory for the fb structure */
  1177. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1178. if (!fbi)
  1179. return NULL;
  1180. mx3fbi = fbi->par;
  1181. mx3fbi->cookie = -EINVAL;
  1182. mx3fbi->cur_ipu_buf = 0;
  1183. fbi->var.activate = FB_ACTIVATE_NOW;
  1184. fbi->fbops = ops;
  1185. fbi->flags = FBINFO_FLAG_DEFAULT;
  1186. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1187. mutex_init(&mx3fbi->mutex);
  1188. /* Allocate colormap */
  1189. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1190. if (ret < 0) {
  1191. framebuffer_release(fbi);
  1192. return NULL;
  1193. }
  1194. return fbi;
  1195. }
  1196. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1197. {
  1198. struct device *dev = mx3fb->dev;
  1199. struct mx3fb_platform_data *mx3fb_pdata = dev_get_platdata(dev);
  1200. const char *name = mx3fb_pdata->name;
  1201. struct fb_info *fbi;
  1202. struct mx3fb_info *mx3fbi;
  1203. const struct fb_videomode *mode;
  1204. int ret, num_modes;
  1205. if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
  1206. dev_err(dev, "Illegal display data format %d\n",
  1207. mx3fb_pdata->disp_data_fmt);
  1208. return -EINVAL;
  1209. }
  1210. ichan->client = mx3fb;
  1211. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1212. return -EINVAL;
  1213. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1214. if (!fbi)
  1215. return -ENOMEM;
  1216. if (!fb_mode)
  1217. fb_mode = name;
  1218. if (!fb_mode) {
  1219. ret = -EINVAL;
  1220. goto emode;
  1221. }
  1222. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1223. mode = mx3fb_pdata->mode;
  1224. num_modes = mx3fb_pdata->num_modes;
  1225. } else {
  1226. mode = mx3fb_modedb;
  1227. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1228. }
  1229. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1230. num_modes, NULL, default_bpp)) {
  1231. ret = -EBUSY;
  1232. goto emode;
  1233. }
  1234. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1235. /* Default Y virtual size is 2x panel size */
  1236. fbi->var.yres_virtual = fbi->var.yres * 2;
  1237. mx3fb->fbi = fbi;
  1238. /* set Display Interface clock period */
  1239. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1240. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1241. sdc_set_brightness(mx3fb, 255);
  1242. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1243. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1244. mx3fbi = fbi->par;
  1245. mx3fbi->idmac_channel = ichan;
  1246. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1247. mx3fbi->mx3fb = mx3fb;
  1248. mx3fbi->blank = FB_BLANK_NORMAL;
  1249. mx3fb->disp_data_fmt = mx3fb_pdata->disp_data_fmt;
  1250. init_completion(&mx3fbi->flip_cmpl);
  1251. disable_irq(ichan->eof_irq);
  1252. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1253. ret = __set_par(fbi, false);
  1254. if (ret < 0)
  1255. goto esetpar;
  1256. __blank(FB_BLANK_UNBLANK, fbi);
  1257. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1258. ret = register_framebuffer(fbi);
  1259. if (ret < 0)
  1260. goto erfb;
  1261. return 0;
  1262. erfb:
  1263. esetpar:
  1264. emode:
  1265. fb_dealloc_cmap(&fbi->cmap);
  1266. framebuffer_release(fbi);
  1267. return ret;
  1268. }
  1269. static bool chan_filter(struct dma_chan *chan, void *arg)
  1270. {
  1271. struct dma_chan_request *rq = arg;
  1272. struct device *dev;
  1273. struct mx3fb_platform_data *mx3fb_pdata;
  1274. if (!imx_dma_is_ipu(chan))
  1275. return false;
  1276. if (!rq)
  1277. return false;
  1278. dev = rq->mx3fb->dev;
  1279. mx3fb_pdata = dev_get_platdata(dev);
  1280. return rq->id == chan->chan_id &&
  1281. mx3fb_pdata->dma_dev == chan->device->dev;
  1282. }
  1283. static void release_fbi(struct fb_info *fbi)
  1284. {
  1285. mx3fb_unmap_video_memory(fbi);
  1286. fb_dealloc_cmap(&fbi->cmap);
  1287. unregister_framebuffer(fbi);
  1288. framebuffer_release(fbi);
  1289. }
  1290. static int mx3fb_probe(struct platform_device *pdev)
  1291. {
  1292. struct device *dev = &pdev->dev;
  1293. int ret;
  1294. struct resource *sdc_reg;
  1295. struct mx3fb_data *mx3fb;
  1296. dma_cap_mask_t mask;
  1297. struct dma_chan *chan;
  1298. struct dma_chan_request rq;
  1299. /*
  1300. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1301. * registers
  1302. */
  1303. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1304. if (!sdc_reg)
  1305. return -EINVAL;
  1306. mx3fb = devm_kzalloc(&pdev->dev, sizeof(*mx3fb), GFP_KERNEL);
  1307. if (!mx3fb)
  1308. return -ENOMEM;
  1309. spin_lock_init(&mx3fb->lock);
  1310. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1311. if (!mx3fb->reg_base) {
  1312. ret = -ENOMEM;
  1313. goto eremap;
  1314. }
  1315. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1316. /* IDMAC interface */
  1317. dmaengine_get();
  1318. mx3fb->dev = dev;
  1319. platform_set_drvdata(pdev, mx3fb);
  1320. rq.mx3fb = mx3fb;
  1321. dma_cap_zero(mask);
  1322. dma_cap_set(DMA_SLAVE, mask);
  1323. dma_cap_set(DMA_PRIVATE, mask);
  1324. rq.id = IDMAC_SDC_0;
  1325. chan = dma_request_channel(mask, chan_filter, &rq);
  1326. if (!chan) {
  1327. ret = -EBUSY;
  1328. goto ersdc0;
  1329. }
  1330. mx3fb->backlight_level = 255;
  1331. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1332. if (ret < 0)
  1333. goto eisdc0;
  1334. mx3fb_init_backlight(mx3fb);
  1335. return 0;
  1336. eisdc0:
  1337. dma_release_channel(chan);
  1338. ersdc0:
  1339. dmaengine_put();
  1340. iounmap(mx3fb->reg_base);
  1341. eremap:
  1342. dev_err(dev, "mx3fb: failed to register fb\n");
  1343. return ret;
  1344. }
  1345. static int mx3fb_remove(struct platform_device *dev)
  1346. {
  1347. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1348. struct fb_info *fbi = mx3fb->fbi;
  1349. struct mx3fb_info *mx3_fbi = fbi->par;
  1350. struct dma_chan *chan;
  1351. chan = &mx3_fbi->idmac_channel->dma_chan;
  1352. release_fbi(fbi);
  1353. mx3fb_exit_backlight(mx3fb);
  1354. dma_release_channel(chan);
  1355. dmaengine_put();
  1356. iounmap(mx3fb->reg_base);
  1357. return 0;
  1358. }
  1359. static struct platform_driver mx3fb_driver = {
  1360. .driver = {
  1361. .name = MX3FB_NAME,
  1362. },
  1363. .probe = mx3fb_probe,
  1364. .remove = mx3fb_remove,
  1365. .suspend = mx3fb_suspend,
  1366. .resume = mx3fb_resume,
  1367. };
  1368. /*
  1369. * Parse user specified options (`video=mx3fb:')
  1370. * example:
  1371. * video=mx3fb:bpp=16
  1372. */
  1373. static int __init mx3fb_setup(void)
  1374. {
  1375. #ifndef MODULE
  1376. char *opt, *options = NULL;
  1377. if (fb_get_options("mx3fb", &options))
  1378. return -ENODEV;
  1379. if (!options || !*options)
  1380. return 0;
  1381. while ((opt = strsep(&options, ",")) != NULL) {
  1382. if (!*opt)
  1383. continue;
  1384. if (!strncmp(opt, "bpp=", 4))
  1385. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1386. else
  1387. fb_mode = opt;
  1388. }
  1389. #endif
  1390. return 0;
  1391. }
  1392. static int __init mx3fb_init(void)
  1393. {
  1394. int ret = mx3fb_setup();
  1395. if (ret < 0)
  1396. return ret;
  1397. ret = platform_driver_register(&mx3fb_driver);
  1398. return ret;
  1399. }
  1400. static void __exit mx3fb_exit(void)
  1401. {
  1402. platform_driver_unregister(&mx3fb_driver);
  1403. }
  1404. module_init(mx3fb_init);
  1405. module_exit(mx3fb_exit);
  1406. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1407. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1408. MODULE_ALIAS("platform:" MX3FB_NAME);
  1409. MODULE_LICENSE("GPL v2");