mb862xxfbdrv.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * drivers/mb862xx/mb862xxfb.c
  4. *
  5. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  6. *
  7. * (C) 2008 Anatolij Gustschin <[email protected]>
  8. * DENX Software Engineering
  9. */
  10. #undef DEBUG
  11. #include <linux/aperture.h>
  12. #include <linux/fb.h>
  13. #include <linux/delay.h>
  14. #include <linux/uaccess.h>
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/pci.h>
  19. #if defined(CONFIG_OF)
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_platform.h>
  23. #endif
  24. #include "mb862xxfb.h"
  25. #include "mb862xx_reg.h"
  26. #define NR_PALETTE 256
  27. #define MB862XX_MEM_SIZE 0x1000000
  28. #define CORALP_MEM_SIZE 0x2000000
  29. #define CARMINE_MEM_SIZE 0x8000000
  30. #define DRV_NAME "mb862xxfb"
  31. #if defined(CONFIG_SOCRATES)
  32. static struct mb862xx_gc_mode socrates_gc_mode = {
  33. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  34. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  35. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  36. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  37. };
  38. #endif
  39. /* Helpers */
  40. static inline int h_total(struct fb_var_screeninfo *var)
  41. {
  42. return var->xres + var->left_margin +
  43. var->right_margin + var->hsync_len;
  44. }
  45. static inline int v_total(struct fb_var_screeninfo *var)
  46. {
  47. return var->yres + var->upper_margin +
  48. var->lower_margin + var->vsync_len;
  49. }
  50. static inline int hsp(struct fb_var_screeninfo *var)
  51. {
  52. return var->xres + var->right_margin - 1;
  53. }
  54. static inline int vsp(struct fb_var_screeninfo *var)
  55. {
  56. return var->yres + var->lower_margin - 1;
  57. }
  58. static inline int d_pitch(struct fb_var_screeninfo *var)
  59. {
  60. return var->xres * var->bits_per_pixel / 8;
  61. }
  62. static inline unsigned int chan_to_field(unsigned int chan,
  63. struct fb_bitfield *bf)
  64. {
  65. chan &= 0xffff;
  66. chan >>= 16 - bf->length;
  67. return chan << bf->offset;
  68. }
  69. static int mb862xxfb_setcolreg(unsigned regno,
  70. unsigned red, unsigned green, unsigned blue,
  71. unsigned transp, struct fb_info *info)
  72. {
  73. struct mb862xxfb_par *par = info->par;
  74. unsigned int val;
  75. switch (info->fix.visual) {
  76. case FB_VISUAL_TRUECOLOR:
  77. if (regno < 16) {
  78. val = chan_to_field(red, &info->var.red);
  79. val |= chan_to_field(green, &info->var.green);
  80. val |= chan_to_field(blue, &info->var.blue);
  81. par->pseudo_palette[regno] = val;
  82. }
  83. break;
  84. case FB_VISUAL_PSEUDOCOLOR:
  85. if (regno < 256) {
  86. val = (red >> 8) << 16;
  87. val |= (green >> 8) << 8;
  88. val |= blue >> 8;
  89. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  90. }
  91. break;
  92. default:
  93. return 1; /* unsupported type */
  94. }
  95. return 0;
  96. }
  97. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  98. struct fb_info *fbi)
  99. {
  100. unsigned long tmp;
  101. if (fbi->dev)
  102. dev_dbg(fbi->dev, "%s\n", __func__);
  103. /* check if these values fit into the registers */
  104. if (var->hsync_len > 255 || var->vsync_len > 255)
  105. return -EINVAL;
  106. if ((var->xres + var->right_margin) >= 4096)
  107. return -EINVAL;
  108. if ((var->yres + var->lower_margin) > 4096)
  109. return -EINVAL;
  110. if (h_total(var) > 4096 || v_total(var) > 4096)
  111. return -EINVAL;
  112. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  113. return -EINVAL;
  114. if (var->bits_per_pixel <= 8)
  115. var->bits_per_pixel = 8;
  116. else if (var->bits_per_pixel <= 16)
  117. var->bits_per_pixel = 16;
  118. else if (var->bits_per_pixel <= 32)
  119. var->bits_per_pixel = 32;
  120. /*
  121. * can cope with 8,16 or 24/32bpp if resulting
  122. * pitch is divisible by 64 without remainder
  123. */
  124. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  125. int r;
  126. var->bits_per_pixel = 0;
  127. do {
  128. var->bits_per_pixel += 8;
  129. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  130. } while (r && var->bits_per_pixel <= 32);
  131. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  132. return -EINVAL;
  133. }
  134. /* line length is going to be 128 bit aligned */
  135. tmp = (var->xres * var->bits_per_pixel) / 8;
  136. if ((tmp & 15) != 0)
  137. return -EINVAL;
  138. /* set r/g/b positions and validate bpp */
  139. switch (var->bits_per_pixel) {
  140. case 8:
  141. var->red.length = var->bits_per_pixel;
  142. var->green.length = var->bits_per_pixel;
  143. var->blue.length = var->bits_per_pixel;
  144. var->red.offset = 0;
  145. var->green.offset = 0;
  146. var->blue.offset = 0;
  147. var->transp.length = 0;
  148. break;
  149. case 16:
  150. var->red.length = 5;
  151. var->green.length = 5;
  152. var->blue.length = 5;
  153. var->red.offset = 10;
  154. var->green.offset = 5;
  155. var->blue.offset = 0;
  156. var->transp.length = 0;
  157. break;
  158. case 24:
  159. case 32:
  160. var->transp.length = 8;
  161. var->red.length = 8;
  162. var->green.length = 8;
  163. var->blue.length = 8;
  164. var->transp.offset = 24;
  165. var->red.offset = 16;
  166. var->green.offset = 8;
  167. var->blue.offset = 0;
  168. break;
  169. default:
  170. return -EINVAL;
  171. }
  172. return 0;
  173. }
  174. static struct fb_ops mb862xxfb_ops;
  175. /*
  176. * set display parameters
  177. */
  178. static int mb862xxfb_set_par(struct fb_info *fbi)
  179. {
  180. struct mb862xxfb_par *par = fbi->par;
  181. unsigned long reg, sc;
  182. dev_dbg(par->dev, "%s\n", __func__);
  183. if (par->type == BT_CORALP)
  184. mb862xxfb_init_accel(fbi, &mb862xxfb_ops, fbi->var.xres);
  185. if (par->pre_init)
  186. return 0;
  187. /* disp off */
  188. reg = inreg(disp, GC_DCM1);
  189. reg &= ~GC_DCM01_DEN;
  190. outreg(disp, GC_DCM1, reg);
  191. /* set display reference clock div. */
  192. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  193. reg = inreg(disp, GC_DCM1);
  194. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  195. reg |= sc << 8;
  196. outreg(disp, GC_DCM1, reg);
  197. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  198. /* disp dimension, format */
  199. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  200. (fbi->var.yres - 1));
  201. if (fbi->var.bits_per_pixel == 16)
  202. reg |= GC_L0M_L0C_16;
  203. outreg(disp, GC_L0M, reg);
  204. if (fbi->var.bits_per_pixel == 32) {
  205. reg = inreg(disp, GC_L0EM);
  206. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  207. }
  208. outreg(disp, GC_WY_WX, 0);
  209. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  210. outreg(disp, GC_WH_WW, reg);
  211. outreg(disp, GC_L0OA0, 0);
  212. outreg(disp, GC_L0DA0, 0);
  213. outreg(disp, GC_L0DY_L0DX, 0);
  214. outreg(disp, GC_L0WY_L0WX, 0);
  215. outreg(disp, GC_L0WH_L0WW, reg);
  216. /* both HW-cursors off */
  217. reg = inreg(disp, GC_CPM_CUTC);
  218. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  219. outreg(disp, GC_CPM_CUTC, reg);
  220. /* timings */
  221. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  222. outreg(disp, GC_HDB_HDP, reg);
  223. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  224. outreg(disp, GC_VDP_VSP, reg);
  225. reg = ((fbi->var.vsync_len - 1) << 24) |
  226. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  227. outreg(disp, GC_VSW_HSW_HSP, reg);
  228. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  229. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  230. /* display on */
  231. reg = inreg(disp, GC_DCM1);
  232. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  233. reg &= ~GC_DCM01_ESY;
  234. outreg(disp, GC_DCM1, reg);
  235. return 0;
  236. }
  237. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  238. struct fb_info *info)
  239. {
  240. struct mb862xxfb_par *par = info->par;
  241. unsigned long reg;
  242. reg = pack(var->yoffset, var->xoffset);
  243. outreg(disp, GC_L0WY_L0WX, reg);
  244. reg = pack(info->var.yres_virtual, info->var.xres_virtual);
  245. outreg(disp, GC_L0WH_L0WW, reg);
  246. return 0;
  247. }
  248. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  249. {
  250. struct mb862xxfb_par *par = fbi->par;
  251. unsigned long reg;
  252. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  253. switch (mode) {
  254. case FB_BLANK_POWERDOWN:
  255. reg = inreg(disp, GC_DCM1);
  256. reg &= ~GC_DCM01_DEN;
  257. outreg(disp, GC_DCM1, reg);
  258. break;
  259. case FB_BLANK_UNBLANK:
  260. reg = inreg(disp, GC_DCM1);
  261. reg |= GC_DCM01_DEN;
  262. outreg(disp, GC_DCM1, reg);
  263. break;
  264. case FB_BLANK_NORMAL:
  265. case FB_BLANK_VSYNC_SUSPEND:
  266. case FB_BLANK_HSYNC_SUSPEND:
  267. default:
  268. return 1;
  269. }
  270. return 0;
  271. }
  272. static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
  273. unsigned long arg)
  274. {
  275. struct mb862xxfb_par *par = fbi->par;
  276. struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
  277. void __user *argp = (void __user *)arg;
  278. int *enable;
  279. u32 l1em = 0;
  280. switch (cmd) {
  281. case MB862XX_L1_GET_CFG:
  282. if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
  283. return -EFAULT;
  284. break;
  285. case MB862XX_L1_SET_CFG:
  286. if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
  287. return -EFAULT;
  288. if (l1_cfg->dh == 0 || l1_cfg->dw == 0)
  289. return -EINVAL;
  290. if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
  291. /* downscaling */
  292. outreg(cap, GC_CAP_CSC,
  293. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  294. (l1_cfg->sw << 11) / l1_cfg->dw));
  295. l1em = inreg(disp, GC_L1EM);
  296. l1em &= ~GC_L1EM_DM;
  297. } else if ((l1_cfg->sw <= l1_cfg->dw) &&
  298. (l1_cfg->sh <= l1_cfg->dh)) {
  299. /* upscaling */
  300. outreg(cap, GC_CAP_CSC,
  301. pack((l1_cfg->sh << 11) / l1_cfg->dh,
  302. (l1_cfg->sw << 11) / l1_cfg->dw));
  303. outreg(cap, GC_CAP_CMSS,
  304. pack(l1_cfg->sw >> 1, l1_cfg->sh));
  305. outreg(cap, GC_CAP_CMDS,
  306. pack(l1_cfg->dw >> 1, l1_cfg->dh));
  307. l1em = inreg(disp, GC_L1EM);
  308. l1em |= GC_L1EM_DM;
  309. }
  310. if (l1_cfg->mirror) {
  311. outreg(cap, GC_CAP_CBM,
  312. inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
  313. l1em |= l1_cfg->dw * 2 - 8;
  314. } else {
  315. outreg(cap, GC_CAP_CBM,
  316. inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
  317. l1em &= 0xffff0000;
  318. }
  319. outreg(disp, GC_L1EM, l1em);
  320. break;
  321. case MB862XX_L1_ENABLE:
  322. enable = (int *)arg;
  323. if (*enable) {
  324. outreg(disp, GC_L1DA, par->cap_buf);
  325. outreg(cap, GC_CAP_IMG_START,
  326. pack(l1_cfg->sy >> 1, l1_cfg->sx));
  327. outreg(cap, GC_CAP_IMG_END,
  328. pack(l1_cfg->sh, l1_cfg->sw));
  329. outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
  330. (par->l1_stride << 16));
  331. outreg(disp, GC_L1WY_L1WX,
  332. pack(l1_cfg->dy, l1_cfg->dx));
  333. outreg(disp, GC_L1WH_L1WW,
  334. pack(l1_cfg->dh - 1, l1_cfg->dw));
  335. outreg(disp, GC_DLS, 1);
  336. outreg(cap, GC_CAP_VCM,
  337. GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
  338. outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
  339. GC_DCM1_DEN | GC_DCM1_L1E);
  340. } else {
  341. outreg(cap, GC_CAP_VCM,
  342. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  343. outreg(disp, GC_DCM1,
  344. inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
  345. }
  346. break;
  347. case MB862XX_L1_CAP_CTL:
  348. enable = (int *)arg;
  349. if (*enable) {
  350. outreg(cap, GC_CAP_VCM,
  351. inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
  352. } else {
  353. outreg(cap, GC_CAP_VCM,
  354. inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
  355. }
  356. break;
  357. default:
  358. return -EINVAL;
  359. }
  360. return 0;
  361. }
  362. /* framebuffer ops */
  363. static struct fb_ops mb862xxfb_ops = {
  364. .owner = THIS_MODULE,
  365. .fb_check_var = mb862xxfb_check_var,
  366. .fb_set_par = mb862xxfb_set_par,
  367. .fb_setcolreg = mb862xxfb_setcolreg,
  368. .fb_blank = mb862xxfb_blank,
  369. .fb_pan_display = mb862xxfb_pan,
  370. .fb_fillrect = cfb_fillrect,
  371. .fb_copyarea = cfb_copyarea,
  372. .fb_imageblit = cfb_imageblit,
  373. .fb_ioctl = mb862xxfb_ioctl,
  374. };
  375. /* initialize fb_info data */
  376. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  377. {
  378. struct mb862xxfb_par *par = fbi->par;
  379. struct mb862xx_gc_mode *mode = par->gc_mode;
  380. unsigned long reg;
  381. int stride;
  382. fbi->fbops = &mb862xxfb_ops;
  383. fbi->pseudo_palette = par->pseudo_palette;
  384. fbi->screen_base = par->fb_base;
  385. fbi->screen_size = par->mapped_vram;
  386. strcpy(fbi->fix.id, DRV_NAME);
  387. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  388. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  389. fbi->fix.mmio_len = par->mmio_len;
  390. fbi->fix.accel = FB_ACCEL_NONE;
  391. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  392. fbi->fix.type_aux = 0;
  393. fbi->fix.xpanstep = 1;
  394. fbi->fix.ypanstep = 1;
  395. fbi->fix.ywrapstep = 0;
  396. reg = inreg(disp, GC_DCM1);
  397. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  398. /* get the disp mode from active display cfg */
  399. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  400. unsigned long hsp, vsp, ht, vt;
  401. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  402. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  403. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  404. reg = inreg(disp, GC_VDP_VSP);
  405. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  406. vsp = (reg & 0x0fff) + 1;
  407. fbi->var.xres_virtual = fbi->var.xres;
  408. fbi->var.yres_virtual = fbi->var.yres;
  409. reg = inreg(disp, GC_L0EM);
  410. if (reg & GC_L0EM_L0EC_24) {
  411. fbi->var.bits_per_pixel = 32;
  412. } else {
  413. reg = inreg(disp, GC_L0M);
  414. if (reg & GC_L0M_L0C_16)
  415. fbi->var.bits_per_pixel = 16;
  416. else
  417. fbi->var.bits_per_pixel = 8;
  418. }
  419. reg = inreg(disp, GC_VSW_HSW_HSP);
  420. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  421. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  422. hsp = (reg & 0xffff) + 1;
  423. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  424. fbi->var.right_margin = hsp - fbi->var.xres;
  425. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  426. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  427. fbi->var.lower_margin = vsp - fbi->var.yres;
  428. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  429. } else if (mode) {
  430. dev_dbg(par->dev, "using supplied mode\n");
  431. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  432. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  433. } else {
  434. int ret;
  435. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  436. NULL, 0, NULL, 16);
  437. if (ret == 0 || ret == 4) {
  438. dev_err(par->dev,
  439. "failed to get initial mode\n");
  440. return -EINVAL;
  441. }
  442. }
  443. fbi->var.xoffset = 0;
  444. fbi->var.yoffset = 0;
  445. fbi->var.grayscale = 0;
  446. fbi->var.nonstd = 0;
  447. fbi->var.height = -1;
  448. fbi->var.width = -1;
  449. fbi->var.accel_flags = 0;
  450. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  451. fbi->var.activate = FB_ACTIVATE_NOW;
  452. fbi->flags = FBINFO_DEFAULT |
  453. #ifdef __BIG_ENDIAN
  454. FBINFO_FOREIGN_ENDIAN |
  455. #endif
  456. FBINFO_HWACCEL_XPAN |
  457. FBINFO_HWACCEL_YPAN;
  458. /* check and possibly fix bpp */
  459. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  460. dev_err(par->dev, "check_var() failed on initial setup?\n");
  461. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  462. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  463. fbi->fix.line_length = (fbi->var.xres_virtual *
  464. fbi->var.bits_per_pixel) / 8;
  465. fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
  466. /*
  467. * reserve space for capture buffers and two cursors
  468. * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
  469. */
  470. par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
  471. par->cap_len = 0x1bd800;
  472. par->l1_cfg.sx = 0;
  473. par->l1_cfg.sy = 0;
  474. par->l1_cfg.sw = 720;
  475. par->l1_cfg.sh = 576;
  476. par->l1_cfg.dx = 0;
  477. par->l1_cfg.dy = 0;
  478. par->l1_cfg.dw = 720;
  479. par->l1_cfg.dh = 576;
  480. stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
  481. par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
  482. outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
  483. (par->l1_stride << 16));
  484. outreg(cap, GC_CAP_CBOA, par->cap_buf);
  485. outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
  486. return 0;
  487. }
  488. /*
  489. * show some display controller and cursor registers
  490. */
  491. static ssize_t dispregs_show(struct device *dev,
  492. struct device_attribute *attr, char *buf)
  493. {
  494. struct fb_info *fbi = dev_get_drvdata(dev);
  495. struct mb862xxfb_par *par = fbi->par;
  496. char *ptr = buf;
  497. unsigned int reg;
  498. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  499. ptr += sprintf(ptr, "%08x = %08x\n",
  500. reg, inreg(disp, reg));
  501. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  502. ptr += sprintf(ptr, "%08x = %08x\n",
  503. reg, inreg(disp, reg));
  504. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  505. ptr += sprintf(ptr, "%08x = %08x\n",
  506. reg, inreg(disp, reg));
  507. for (reg = 0x400; reg <= 0x410; reg += 4)
  508. ptr += sprintf(ptr, "geo %08x = %08x\n",
  509. reg, inreg(geo, reg));
  510. for (reg = 0x400; reg <= 0x410; reg += 4)
  511. ptr += sprintf(ptr, "draw %08x = %08x\n",
  512. reg, inreg(draw, reg));
  513. for (reg = 0x440; reg <= 0x450; reg += 4)
  514. ptr += sprintf(ptr, "draw %08x = %08x\n",
  515. reg, inreg(draw, reg));
  516. return ptr - buf;
  517. }
  518. static DEVICE_ATTR_RO(dispregs);
  519. static irqreturn_t mb862xx_intr(int irq, void *dev_id)
  520. {
  521. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  522. unsigned long reg_ist, mask;
  523. if (!par)
  524. return IRQ_NONE;
  525. if (par->type == BT_CARMINE) {
  526. /* Get Interrupt Status */
  527. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  528. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  529. if (reg_ist == 0)
  530. return IRQ_HANDLED;
  531. reg_ist &= mask;
  532. if (reg_ist == 0)
  533. return IRQ_HANDLED;
  534. /* Clear interrupt status */
  535. outreg(ctrl, 0x0, reg_ist);
  536. } else {
  537. /* Get status */
  538. reg_ist = inreg(host, GC_IST);
  539. mask = inreg(host, GC_IMASK);
  540. reg_ist &= mask;
  541. if (reg_ist == 0)
  542. return IRQ_HANDLED;
  543. /* Clear status */
  544. outreg(host, GC_IST, ~reg_ist);
  545. }
  546. return IRQ_HANDLED;
  547. }
  548. #if defined(CONFIG_FB_MB862XX_LIME)
  549. /*
  550. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  551. */
  552. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  553. {
  554. unsigned long ccf, mmr;
  555. unsigned long ver, rev;
  556. if (!par)
  557. return -ENODEV;
  558. #if defined(CONFIG_FB_PRE_INIT_FB)
  559. par->pre_init = 1;
  560. #endif
  561. par->host = par->mmio_base;
  562. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  563. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  564. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  565. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  566. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  567. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  568. par->refclk = GC_DISP_REFCLK_400;
  569. ver = inreg(host, GC_CID);
  570. rev = inreg(pio, GC_REVISION);
  571. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  572. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  573. (int)rev & 0xff);
  574. par->type = BT_LIME;
  575. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  576. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  577. } else {
  578. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  579. return -ENODEV;
  580. }
  581. if (!par->pre_init) {
  582. outreg(host, GC_CCF, ccf);
  583. udelay(200);
  584. outreg(host, GC_MMR, mmr);
  585. udelay(10);
  586. }
  587. /* interrupt status */
  588. outreg(host, GC_IST, 0);
  589. outreg(host, GC_IMASK, GC_INT_EN);
  590. return 0;
  591. }
  592. static int of_platform_mb862xx_probe(struct platform_device *ofdev)
  593. {
  594. struct device_node *np = ofdev->dev.of_node;
  595. struct device *dev = &ofdev->dev;
  596. struct mb862xxfb_par *par;
  597. struct fb_info *info;
  598. struct resource res;
  599. resource_size_t res_size;
  600. unsigned long ret = -ENODEV;
  601. if (of_address_to_resource(np, 0, &res)) {
  602. dev_err(dev, "Invalid address\n");
  603. return -ENXIO;
  604. }
  605. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  606. if (!info)
  607. return -ENOMEM;
  608. par = info->par;
  609. par->info = info;
  610. par->dev = dev;
  611. par->irq = irq_of_parse_and_map(np, 0);
  612. if (!par->irq) {
  613. dev_err(dev, "failed to map irq\n");
  614. ret = -ENODEV;
  615. goto fbrel;
  616. }
  617. res_size = resource_size(&res);
  618. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  619. if (par->res == NULL) {
  620. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  621. ret = -ENXIO;
  622. goto irqdisp;
  623. }
  624. #if defined(CONFIG_SOCRATES)
  625. par->gc_mode = &socrates_gc_mode;
  626. #endif
  627. par->fb_base_phys = res.start;
  628. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  629. par->mmio_len = MB862XX_MMIO_SIZE;
  630. if (par->gc_mode)
  631. par->mapped_vram = par->gc_mode->max_vram;
  632. else
  633. par->mapped_vram = MB862XX_MEM_SIZE;
  634. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  635. if (par->fb_base == NULL) {
  636. dev_err(dev, "Cannot map framebuffer\n");
  637. goto rel_reg;
  638. }
  639. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  640. if (par->mmio_base == NULL) {
  641. dev_err(dev, "Cannot map registers\n");
  642. goto fb_unmap;
  643. }
  644. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  645. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  646. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  647. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  648. if (mb862xx_gdc_init(par))
  649. goto io_unmap;
  650. if (request_irq(par->irq, mb862xx_intr, 0,
  651. DRV_NAME, (void *)par)) {
  652. dev_err(dev, "Cannot request irq\n");
  653. goto io_unmap;
  654. }
  655. mb862xxfb_init_fbinfo(info);
  656. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  657. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  658. goto free_irq;
  659. }
  660. if ((info->fbops->fb_set_par)(info))
  661. dev_err(dev, "set_var() failed on initial setup?\n");
  662. if (register_framebuffer(info)) {
  663. dev_err(dev, "failed to register framebuffer\n");
  664. goto rel_cmap;
  665. }
  666. dev_set_drvdata(dev, info);
  667. if (device_create_file(dev, &dev_attr_dispregs))
  668. dev_err(dev, "Can't create sysfs regdump file\n");
  669. return 0;
  670. rel_cmap:
  671. fb_dealloc_cmap(&info->cmap);
  672. free_irq:
  673. outreg(host, GC_IMASK, 0);
  674. free_irq(par->irq, (void *)par);
  675. io_unmap:
  676. iounmap(par->mmio_base);
  677. fb_unmap:
  678. iounmap(par->fb_base);
  679. rel_reg:
  680. release_mem_region(res.start, res_size);
  681. irqdisp:
  682. irq_dispose_mapping(par->irq);
  683. fbrel:
  684. framebuffer_release(info);
  685. return ret;
  686. }
  687. static int of_platform_mb862xx_remove(struct platform_device *ofdev)
  688. {
  689. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  690. struct mb862xxfb_par *par = fbi->par;
  691. resource_size_t res_size = resource_size(par->res);
  692. unsigned long reg;
  693. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  694. /* display off */
  695. reg = inreg(disp, GC_DCM1);
  696. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  697. outreg(disp, GC_DCM1, reg);
  698. /* disable interrupts */
  699. outreg(host, GC_IMASK, 0);
  700. free_irq(par->irq, (void *)par);
  701. irq_dispose_mapping(par->irq);
  702. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  703. unregister_framebuffer(fbi);
  704. fb_dealloc_cmap(&fbi->cmap);
  705. iounmap(par->mmio_base);
  706. iounmap(par->fb_base);
  707. release_mem_region(par->res->start, res_size);
  708. framebuffer_release(fbi);
  709. return 0;
  710. }
  711. /*
  712. * common types
  713. */
  714. static struct of_device_id of_platform_mb862xx_tbl[] = {
  715. { .compatible = "fujitsu,MB86276", },
  716. { .compatible = "fujitsu,lime", },
  717. { .compatible = "fujitsu,MB86277", },
  718. { .compatible = "fujitsu,mint", },
  719. { .compatible = "fujitsu,MB86293", },
  720. { .compatible = "fujitsu,MB86294", },
  721. { .compatible = "fujitsu,coral", },
  722. { /* end */ }
  723. };
  724. MODULE_DEVICE_TABLE(of, of_platform_mb862xx_tbl);
  725. static struct platform_driver of_platform_mb862xxfb_driver = {
  726. .driver = {
  727. .name = DRV_NAME,
  728. .of_match_table = of_platform_mb862xx_tbl,
  729. },
  730. .probe = of_platform_mb862xx_probe,
  731. .remove = of_platform_mb862xx_remove,
  732. };
  733. #endif
  734. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  735. static int coralp_init(struct mb862xxfb_par *par)
  736. {
  737. int cn, ver;
  738. par->host = par->mmio_base;
  739. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  740. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  741. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  742. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  743. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  744. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  745. par->refclk = GC_DISP_REFCLK_400;
  746. if (par->mapped_vram >= 0x2000000) {
  747. /* relocate gdc registers space */
  748. writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
  749. udelay(1); /* wait at least 20 bus cycles */
  750. }
  751. ver = inreg(host, GC_CID);
  752. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  753. ver = ver & GC_CID_VERSION_MSK;
  754. if (cn == 3) {
  755. unsigned long reg;
  756. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  757. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  758. par->pdev->revision);
  759. reg = inreg(disp, GC_DCM1);
  760. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
  761. par->pre_init = 1;
  762. if (!par->pre_init) {
  763. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  764. udelay(200);
  765. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  766. udelay(10);
  767. }
  768. /* Clear interrupt status */
  769. outreg(host, GC_IST, 0);
  770. } else {
  771. return -ENODEV;
  772. }
  773. mb862xx_i2c_init(par);
  774. return 0;
  775. }
  776. static int init_dram_ctrl(struct mb862xxfb_par *par)
  777. {
  778. unsigned long i = 0;
  779. /*
  780. * Set io mode first! Spec. says IC may be destroyed
  781. * if not set to SSTL2/LVCMOS before init.
  782. */
  783. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  784. /* DRAM init */
  785. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  786. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  787. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  788. GC_EVB_DCTL_REFRESH_SETTIME2);
  789. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  790. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  791. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  792. /* DLL reset done? */
  793. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  794. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  795. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  796. dev_err(par->dev, "VRAM init failed.\n");
  797. return -EINVAL;
  798. }
  799. }
  800. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  801. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  802. return 0;
  803. }
  804. static int carmine_init(struct mb862xxfb_par *par)
  805. {
  806. unsigned long reg;
  807. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  808. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  809. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  810. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  811. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  812. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  813. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  814. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  815. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  816. par->refclk = GC_DISP_REFCLK_533;
  817. /* warm up */
  818. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  819. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  820. /* check for engine module revision */
  821. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  822. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  823. par->pdev->revision);
  824. else
  825. goto err_init;
  826. reg &= ~GC_CTRL_CLK_EN_2D3D;
  827. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  828. /* set up vram */
  829. if (init_dram_ctrl(par) < 0)
  830. goto err_init;
  831. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  832. return 0;
  833. err_init:
  834. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  835. return -EINVAL;
  836. }
  837. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  838. {
  839. switch (par->type) {
  840. case BT_CORALP:
  841. return coralp_init(par);
  842. case BT_CARMINE:
  843. return carmine_init(par);
  844. default:
  845. return -ENODEV;
  846. }
  847. }
  848. #define CHIP_ID(id) \
  849. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  850. static const struct pci_device_id mb862xx_pci_tbl[] = {
  851. /* MB86295/MB86296 */
  852. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  853. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  854. /* MB86297 */
  855. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  856. { 0, }
  857. };
  858. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  859. static int mb862xx_pci_probe(struct pci_dev *pdev,
  860. const struct pci_device_id *ent)
  861. {
  862. struct mb862xxfb_par *par;
  863. struct fb_info *info;
  864. struct device *dev = &pdev->dev;
  865. int ret;
  866. ret = aperture_remove_conflicting_pci_devices(pdev, "mb862xxfb");
  867. if (ret)
  868. return ret;
  869. ret = pci_enable_device(pdev);
  870. if (ret < 0) {
  871. dev_err(dev, "Cannot enable PCI device\n");
  872. goto out;
  873. }
  874. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  875. if (!info) {
  876. ret = -ENOMEM;
  877. goto dis_dev;
  878. }
  879. par = info->par;
  880. par->info = info;
  881. par->dev = dev;
  882. par->pdev = pdev;
  883. par->irq = pdev->irq;
  884. ret = pci_request_regions(pdev, DRV_NAME);
  885. if (ret < 0) {
  886. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  887. goto rel_fb;
  888. }
  889. switch (pdev->device) {
  890. case PCI_DEVICE_ID_FUJITSU_CORALP:
  891. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  892. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  893. par->mapped_vram = CORALP_MEM_SIZE;
  894. if (par->mapped_vram >= 0x2000000) {
  895. par->mmio_base_phys = par->fb_base_phys +
  896. MB862XX_MMIO_HIGH_BASE;
  897. } else {
  898. par->mmio_base_phys = par->fb_base_phys +
  899. MB862XX_MMIO_BASE;
  900. }
  901. par->mmio_len = MB862XX_MMIO_SIZE;
  902. par->type = BT_CORALP;
  903. break;
  904. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  905. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  906. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  907. par->mmio_len = pci_resource_len(par->pdev, 3);
  908. par->mapped_vram = CARMINE_MEM_SIZE;
  909. par->type = BT_CARMINE;
  910. break;
  911. default:
  912. /* should never occur */
  913. ret = -EIO;
  914. goto rel_reg;
  915. }
  916. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  917. if (par->fb_base == NULL) {
  918. dev_err(dev, "Cannot map framebuffer\n");
  919. ret = -EIO;
  920. goto rel_reg;
  921. }
  922. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  923. if (par->mmio_base == NULL) {
  924. dev_err(dev, "Cannot map registers\n");
  925. ret = -EIO;
  926. goto fb_unmap;
  927. }
  928. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  929. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  930. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  931. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  932. ret = mb862xx_pci_gdc_init(par);
  933. if (ret)
  934. goto io_unmap;
  935. ret = request_irq(par->irq, mb862xx_intr, IRQF_SHARED,
  936. DRV_NAME, (void *)par);
  937. if (ret) {
  938. dev_err(dev, "Cannot request irq\n");
  939. goto io_unmap;
  940. }
  941. mb862xxfb_init_fbinfo(info);
  942. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  943. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  944. ret = -ENOMEM;
  945. goto free_irq;
  946. }
  947. if ((info->fbops->fb_set_par)(info))
  948. dev_err(dev, "set_var() failed on initial setup?\n");
  949. ret = register_framebuffer(info);
  950. if (ret < 0) {
  951. dev_err(dev, "failed to register framebuffer\n");
  952. goto rel_cmap;
  953. }
  954. pci_set_drvdata(pdev, info);
  955. if (device_create_file(dev, &dev_attr_dispregs))
  956. dev_err(dev, "Can't create sysfs regdump file\n");
  957. if (par->type == BT_CARMINE)
  958. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  959. else
  960. outreg(host, GC_IMASK, GC_INT_EN);
  961. return 0;
  962. rel_cmap:
  963. fb_dealloc_cmap(&info->cmap);
  964. free_irq:
  965. free_irq(par->irq, (void *)par);
  966. io_unmap:
  967. iounmap(par->mmio_base);
  968. fb_unmap:
  969. iounmap(par->fb_base);
  970. rel_reg:
  971. pci_release_regions(pdev);
  972. rel_fb:
  973. framebuffer_release(info);
  974. dis_dev:
  975. pci_disable_device(pdev);
  976. out:
  977. return ret;
  978. }
  979. static void mb862xx_pci_remove(struct pci_dev *pdev)
  980. {
  981. struct fb_info *fbi = pci_get_drvdata(pdev);
  982. struct mb862xxfb_par *par = fbi->par;
  983. unsigned long reg;
  984. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  985. /* display off */
  986. reg = inreg(disp, GC_DCM1);
  987. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  988. outreg(disp, GC_DCM1, reg);
  989. if (par->type == BT_CARMINE) {
  990. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  991. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  992. } else {
  993. outreg(host, GC_IMASK, 0);
  994. }
  995. mb862xx_i2c_exit(par);
  996. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  997. unregister_framebuffer(fbi);
  998. fb_dealloc_cmap(&fbi->cmap);
  999. free_irq(par->irq, (void *)par);
  1000. iounmap(par->mmio_base);
  1001. iounmap(par->fb_base);
  1002. pci_release_regions(pdev);
  1003. framebuffer_release(fbi);
  1004. pci_disable_device(pdev);
  1005. }
  1006. static struct pci_driver mb862xxfb_pci_driver = {
  1007. .name = DRV_NAME,
  1008. .id_table = mb862xx_pci_tbl,
  1009. .probe = mb862xx_pci_probe,
  1010. .remove = mb862xx_pci_remove,
  1011. };
  1012. #endif
  1013. static int mb862xxfb_init(void)
  1014. {
  1015. int ret = -ENODEV;
  1016. #if defined(CONFIG_FB_MB862XX_LIME)
  1017. ret = platform_driver_register(&of_platform_mb862xxfb_driver);
  1018. #endif
  1019. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1020. ret = pci_register_driver(&mb862xxfb_pci_driver);
  1021. #endif
  1022. return ret;
  1023. }
  1024. static void __exit mb862xxfb_exit(void)
  1025. {
  1026. #if defined(CONFIG_FB_MB862XX_LIME)
  1027. platform_driver_unregister(&of_platform_mb862xxfb_driver);
  1028. #endif
  1029. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  1030. pci_unregister_driver(&mb862xxfb_pci_driver);
  1031. #endif
  1032. }
  1033. module_init(mb862xxfb_init);
  1034. module_exit(mb862xxfb_exit);
  1035. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  1036. MODULE_AUTHOR("Anatolij Gustschin <[email protected]>");
  1037. MODULE_LICENSE("GPL v2");