matroxfb_misc.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. *
  4. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  5. *
  6. * (c) 1998-2002 Petr Vandrovec <[email protected]>
  7. *
  8. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  9. *
  10. * Version: 1.65 2002/08/14
  11. *
  12. * MTRR stuff: 1998 Tom Rini <[email protected]>
  13. *
  14. * Contributors: "menion?" <[email protected]>
  15. * Betatesting, fixes, ideas
  16. *
  17. * "Kurt Garloff" <[email protected]>
  18. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  19. *
  20. * "Tom Rini" <[email protected]>
  21. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  22. *
  23. * "Bibek Sahu" <[email protected]>
  24. * Access device through readb|w|l and write b|w|l
  25. * Extensive debugging stuff
  26. *
  27. * "Daniel Haun" <[email protected]>
  28. * Testing, hardware cursor fixes
  29. *
  30. * "Scott Wood" <[email protected]>
  31. * Fixes
  32. *
  33. * "Gerd Knorr" <[email protected]>
  34. * Betatesting
  35. *
  36. * "Kelly French" <[email protected]>
  37. * "Fernando Herrera" <[email protected]>
  38. * Betatesting, bug reporting
  39. *
  40. * "Pablo Bianucci" <[email protected]>
  41. * Fixes, ideas, betatesting
  42. *
  43. * "Inaky Perez Gonzalez" <[email protected]>
  44. * Fixes, enhandcements, ideas, betatesting
  45. *
  46. * "Ryuichi Oikawa" <[email protected]>
  47. * PPC betatesting, PPC support, backward compatibility
  48. *
  49. * "Paul Womar" <[email protected]>
  50. * "Owen Waller" <[email protected]>
  51. * PPC betatesting
  52. *
  53. * "Thomas Pornin" <[email protected]>
  54. * Alpha betatesting
  55. *
  56. * "Pieter van Leuven" <[email protected]>
  57. * "Ulf Jaenicke-Roessler" <[email protected]>
  58. * G100 testing
  59. *
  60. * "H. Peter Arvin" <[email protected]>
  61. * Ideas
  62. *
  63. * "Cort Dougan" <[email protected]>
  64. * CHRP fixes and PReP cleanup
  65. *
  66. * "Mark Vojkovich" <[email protected]>
  67. * G400 support
  68. *
  69. * "David C. Hansen" <[email protected]>
  70. * Fixes
  71. *
  72. * "Ian Romanick" <[email protected]>
  73. * Find PInS data in BIOS on PowerPC systems.
  74. *
  75. * (following author is not in any relation with this code, but his code
  76. * is included in this driver)
  77. *
  78. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  79. * (c) 1998 Gerd Knorr <[email protected]>
  80. *
  81. * (following author is not in any relation with this code, but his ideas
  82. * were used when writing this driver)
  83. *
  84. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <[email protected]>
  85. *
  86. */
  87. #include "matroxfb_misc.h"
  88. #include <linux/interrupt.h>
  89. #include <linux/matroxfb.h>
  90. void matroxfb_DAC_out(const struct matrox_fb_info *minfo, int reg, int val)
  91. {
  92. DBG_REG(__func__)
  93. mga_outb(M_RAMDAC_BASE+M_X_INDEX, reg);
  94. mga_outb(M_RAMDAC_BASE+M_X_DATAREG, val);
  95. }
  96. int matroxfb_DAC_in(const struct matrox_fb_info *minfo, int reg)
  97. {
  98. DBG_REG(__func__)
  99. mga_outb(M_RAMDAC_BASE+M_X_INDEX, reg);
  100. return mga_inb(M_RAMDAC_BASE+M_X_DATAREG);
  101. }
  102. void matroxfb_var2my(struct fb_var_screeninfo* var, struct my_timming* mt) {
  103. unsigned int pixclock = var->pixclock;
  104. DBG(__func__)
  105. if (!pixclock) pixclock = 10000; /* 10ns = 100MHz */
  106. mt->pixclock = 1000000000 / pixclock;
  107. if (mt->pixclock < 1) mt->pixclock = 1;
  108. mt->mnp = -1;
  109. mt->dblscan = var->vmode & FB_VMODE_DOUBLE;
  110. mt->interlaced = var->vmode & FB_VMODE_INTERLACED;
  111. mt->HDisplay = var->xres;
  112. mt->HSyncStart = mt->HDisplay + var->right_margin;
  113. mt->HSyncEnd = mt->HSyncStart + var->hsync_len;
  114. mt->HTotal = mt->HSyncEnd + var->left_margin;
  115. mt->VDisplay = var->yres;
  116. mt->VSyncStart = mt->VDisplay + var->lower_margin;
  117. mt->VSyncEnd = mt->VSyncStart + var->vsync_len;
  118. mt->VTotal = mt->VSyncEnd + var->upper_margin;
  119. mt->sync = var->sync;
  120. }
  121. int matroxfb_PLL_calcclock(const struct matrox_pll_features* pll, unsigned int freq, unsigned int fmax,
  122. unsigned int* in, unsigned int* feed, unsigned int* post) {
  123. unsigned int bestdiff = ~0;
  124. unsigned int bestvco = 0;
  125. unsigned int fxtal = pll->ref_freq;
  126. unsigned int fwant;
  127. unsigned int p;
  128. DBG(__func__)
  129. fwant = freq;
  130. #ifdef DEBUG
  131. printk(KERN_ERR "post_shift_max: %d\n", pll->post_shift_max);
  132. printk(KERN_ERR "ref_freq: %d\n", pll->ref_freq);
  133. printk(KERN_ERR "freq: %d\n", freq);
  134. printk(KERN_ERR "vco_freq_min: %d\n", pll->vco_freq_min);
  135. printk(KERN_ERR "in_div_min: %d\n", pll->in_div_min);
  136. printk(KERN_ERR "in_div_max: %d\n", pll->in_div_max);
  137. printk(KERN_ERR "feed_div_min: %d\n", pll->feed_div_min);
  138. printk(KERN_ERR "feed_div_max: %d\n", pll->feed_div_max);
  139. printk(KERN_ERR "fmax: %d\n", fmax);
  140. #endif
  141. for (p = 1; p <= pll->post_shift_max; p++) {
  142. if (fwant * 2 > fmax)
  143. break;
  144. fwant *= 2;
  145. }
  146. if (fwant < pll->vco_freq_min) fwant = pll->vco_freq_min;
  147. if (fwant > fmax) fwant = fmax;
  148. for (; p-- > 0; fwant >>= 1, bestdiff >>= 1) {
  149. unsigned int m;
  150. if (fwant < pll->vco_freq_min) break;
  151. for (m = pll->in_div_min; m <= pll->in_div_max; m++) {
  152. unsigned int diff, fvco;
  153. unsigned int n;
  154. n = (fwant * (m + 1) + (fxtal >> 1)) / fxtal - 1;
  155. if (n > pll->feed_div_max)
  156. break;
  157. if (n < pll->feed_div_min)
  158. n = pll->feed_div_min;
  159. fvco = (fxtal * (n + 1)) / (m + 1);
  160. if (fvco < fwant)
  161. diff = fwant - fvco;
  162. else
  163. diff = fvco - fwant;
  164. if (diff < bestdiff) {
  165. bestdiff = diff;
  166. *post = p;
  167. *in = m;
  168. *feed = n;
  169. bestvco = fvco;
  170. }
  171. }
  172. }
  173. dprintk(KERN_ERR "clk: %02X %02X %02X %d %d %d\n", *in, *feed, *post, fxtal, bestvco, fwant);
  174. return bestvco;
  175. }
  176. int matroxfb_vgaHWinit(struct matrox_fb_info *minfo, struct my_timming *m)
  177. {
  178. unsigned int hd, hs, he, hbe, ht;
  179. unsigned int vd, vs, ve, vt, lc;
  180. unsigned int wd;
  181. unsigned int divider;
  182. int i;
  183. struct matrox_hw_state * const hw = &minfo->hw;
  184. DBG(__func__)
  185. hw->SEQ[0] = 0x00;
  186. hw->SEQ[1] = 0x01; /* or 0x09 */
  187. hw->SEQ[2] = 0x0F; /* bitplanes */
  188. hw->SEQ[3] = 0x00;
  189. hw->SEQ[4] = 0x0E;
  190. /* CRTC 0..7, 9, 16..19, 21, 22 are reprogrammed by Matrox Millennium code... Hope that by MGA1064 too */
  191. if (m->dblscan) {
  192. m->VTotal <<= 1;
  193. m->VDisplay <<= 1;
  194. m->VSyncStart <<= 1;
  195. m->VSyncEnd <<= 1;
  196. }
  197. if (m->interlaced) {
  198. m->VTotal >>= 1;
  199. m->VDisplay >>= 1;
  200. m->VSyncStart >>= 1;
  201. m->VSyncEnd >>= 1;
  202. }
  203. /* GCTL is ignored when not using 0xA0000 aperture */
  204. hw->GCTL[0] = 0x00;
  205. hw->GCTL[1] = 0x00;
  206. hw->GCTL[2] = 0x00;
  207. hw->GCTL[3] = 0x00;
  208. hw->GCTL[4] = 0x00;
  209. hw->GCTL[5] = 0x40;
  210. hw->GCTL[6] = 0x05;
  211. hw->GCTL[7] = 0x0F;
  212. hw->GCTL[8] = 0xFF;
  213. /* Whole ATTR is ignored in PowerGraphics mode */
  214. for (i = 0; i < 16; i++)
  215. hw->ATTR[i] = i;
  216. hw->ATTR[16] = 0x41;
  217. hw->ATTR[17] = 0xFF;
  218. hw->ATTR[18] = 0x0F;
  219. hw->ATTR[19] = 0x00;
  220. hw->ATTR[20] = 0x00;
  221. hd = m->HDisplay >> 3;
  222. hs = m->HSyncStart >> 3;
  223. he = m->HSyncEnd >> 3;
  224. ht = m->HTotal >> 3;
  225. /* standard timmings are in 8pixels, but for interleaved we cannot */
  226. /* do it for 4bpp (because of (4bpp >> 1(interleaved))/4 == 0) */
  227. /* using 16 or more pixels per unit can save us */
  228. divider = minfo->curr.final_bppShift;
  229. while (divider & 3) {
  230. hd >>= 1;
  231. hs >>= 1;
  232. he >>= 1;
  233. ht >>= 1;
  234. divider <<= 1;
  235. }
  236. divider = divider / 4;
  237. /* divider can be from 1 to 8 */
  238. while (divider > 8) {
  239. hd <<= 1;
  240. hs <<= 1;
  241. he <<= 1;
  242. ht <<= 1;
  243. divider >>= 1;
  244. }
  245. hd = hd - 1;
  246. hs = hs - 1;
  247. he = he - 1;
  248. ht = ht - 1;
  249. vd = m->VDisplay - 1;
  250. vs = m->VSyncStart - 1;
  251. ve = m->VSyncEnd - 1;
  252. vt = m->VTotal - 2;
  253. lc = vd;
  254. /* G200 cannot work with (ht & 7) == 6 */
  255. if (((ht & 0x07) == 0x06) || ((ht & 0x0F) == 0x04))
  256. ht++;
  257. hbe = ht;
  258. wd = minfo->fbcon.var.xres_virtual * minfo->curr.final_bppShift / 64;
  259. hw->CRTCEXT[0] = 0;
  260. hw->CRTCEXT[5] = 0;
  261. if (m->interlaced) {
  262. hw->CRTCEXT[0] = 0x80;
  263. hw->CRTCEXT[5] = (hs + he - ht) >> 1;
  264. if (!m->dblscan)
  265. wd <<= 1;
  266. vt &= ~1;
  267. }
  268. hw->CRTCEXT[0] |= (wd & 0x300) >> 4;
  269. hw->CRTCEXT[1] = (((ht - 4) & 0x100) >> 8) |
  270. ((hd & 0x100) >> 7) | /* blanking */
  271. ((hs & 0x100) >> 6) | /* sync start */
  272. (hbe & 0x040); /* end hor. blanking */
  273. /* FIXME: Enable vidrst only on G400, and only if TV-out is used */
  274. if (minfo->outputs[1].src == MATROXFB_SRC_CRTC1)
  275. hw->CRTCEXT[1] |= 0x88; /* enable horizontal and vertical vidrst */
  276. hw->CRTCEXT[2] = ((vt & 0xC00) >> 10) |
  277. ((vd & 0x400) >> 8) | /* disp end */
  278. ((vd & 0xC00) >> 7) | /* vblanking start */
  279. ((vs & 0xC00) >> 5) |
  280. ((lc & 0x400) >> 3);
  281. hw->CRTCEXT[3] = (divider - 1) | 0x80;
  282. hw->CRTCEXT[4] = 0;
  283. hw->CRTC[0] = ht-4;
  284. hw->CRTC[1] = hd;
  285. hw->CRTC[2] = hd;
  286. hw->CRTC[3] = (hbe & 0x1F) | 0x80;
  287. hw->CRTC[4] = hs;
  288. hw->CRTC[5] = ((hbe & 0x20) << 2) | (he & 0x1F);
  289. hw->CRTC[6] = vt & 0xFF;
  290. hw->CRTC[7] = ((vt & 0x100) >> 8) |
  291. ((vd & 0x100) >> 7) |
  292. ((vs & 0x100) >> 6) |
  293. ((vd & 0x100) >> 5) |
  294. ((lc & 0x100) >> 4) |
  295. ((vt & 0x200) >> 4) |
  296. ((vd & 0x200) >> 3) |
  297. ((vs & 0x200) >> 2);
  298. hw->CRTC[8] = 0x00;
  299. hw->CRTC[9] = ((vd & 0x200) >> 4) |
  300. ((lc & 0x200) >> 3);
  301. if (m->dblscan && !m->interlaced)
  302. hw->CRTC[9] |= 0x80;
  303. for (i = 10; i < 16; i++)
  304. hw->CRTC[i] = 0x00;
  305. hw->CRTC[16] = vs /* & 0xFF */;
  306. hw->CRTC[17] = (ve & 0x0F) | 0x20;
  307. hw->CRTC[18] = vd /* & 0xFF */;
  308. hw->CRTC[19] = wd /* & 0xFF */;
  309. hw->CRTC[20] = 0x00;
  310. hw->CRTC[21] = vd /* & 0xFF */;
  311. hw->CRTC[22] = (vt + 1) /* & 0xFF */;
  312. hw->CRTC[23] = 0xC3;
  313. hw->CRTC[24] = lc;
  314. return 0;
  315. };
  316. void matroxfb_vgaHWrestore(struct matrox_fb_info *minfo)
  317. {
  318. int i;
  319. struct matrox_hw_state * const hw = &minfo->hw;
  320. CRITFLAGS
  321. DBG(__func__)
  322. dprintk(KERN_INFO "MiscOutReg: %02X\n", hw->MiscOutReg);
  323. dprintk(KERN_INFO "SEQ regs: ");
  324. for (i = 0; i < 5; i++)
  325. dprintk("%02X:", hw->SEQ[i]);
  326. dprintk("\n");
  327. dprintk(KERN_INFO "GDC regs: ");
  328. for (i = 0; i < 9; i++)
  329. dprintk("%02X:", hw->GCTL[i]);
  330. dprintk("\n");
  331. dprintk(KERN_INFO "CRTC regs: ");
  332. for (i = 0; i < 25; i++)
  333. dprintk("%02X:", hw->CRTC[i]);
  334. dprintk("\n");
  335. dprintk(KERN_INFO "ATTR regs: ");
  336. for (i = 0; i < 21; i++)
  337. dprintk("%02X:", hw->ATTR[i]);
  338. dprintk("\n");
  339. CRITBEGIN
  340. mga_inb(M_ATTR_RESET);
  341. mga_outb(M_ATTR_INDEX, 0);
  342. mga_outb(M_MISC_REG, hw->MiscOutReg);
  343. for (i = 1; i < 5; i++)
  344. mga_setr(M_SEQ_INDEX, i, hw->SEQ[i]);
  345. mga_setr(M_CRTC_INDEX, 17, hw->CRTC[17] & 0x7F);
  346. for (i = 0; i < 25; i++)
  347. mga_setr(M_CRTC_INDEX, i, hw->CRTC[i]);
  348. for (i = 0; i < 9; i++)
  349. mga_setr(M_GRAPHICS_INDEX, i, hw->GCTL[i]);
  350. for (i = 0; i < 21; i++) {
  351. mga_inb(M_ATTR_RESET);
  352. mga_outb(M_ATTR_INDEX, i);
  353. mga_outb(M_ATTR_INDEX, hw->ATTR[i]);
  354. }
  355. mga_outb(M_PALETTE_MASK, 0xFF);
  356. mga_outb(M_DAC_REG, 0x00);
  357. for (i = 0; i < 768; i++)
  358. mga_outb(M_DAC_VAL, hw->DACpal[i]);
  359. mga_inb(M_ATTR_RESET);
  360. mga_outb(M_ATTR_INDEX, 0x20);
  361. CRITEND
  362. }
  363. static void get_pins(unsigned char __iomem* pins, struct matrox_bios* bd) {
  364. unsigned int b0 = readb(pins);
  365. if (b0 == 0x2E && readb(pins+1) == 0x41) {
  366. unsigned int pins_len = readb(pins+2);
  367. unsigned int i;
  368. unsigned char cksum;
  369. unsigned char* dst = bd->pins;
  370. if (pins_len < 3 || pins_len > 128) {
  371. return;
  372. }
  373. *dst++ = 0x2E;
  374. *dst++ = 0x41;
  375. *dst++ = pins_len;
  376. cksum = 0x2E + 0x41 + pins_len;
  377. for (i = 3; i < pins_len; i++) {
  378. cksum += *dst++ = readb(pins+i);
  379. }
  380. if (cksum) {
  381. return;
  382. }
  383. bd->pins_len = pins_len;
  384. } else if (b0 == 0x40 && readb(pins+1) == 0x00) {
  385. unsigned int i;
  386. unsigned char* dst = bd->pins;
  387. *dst++ = 0x40;
  388. *dst++ = 0;
  389. for (i = 2; i < 0x40; i++) {
  390. *dst++ = readb(pins+i);
  391. }
  392. bd->pins_len = 0x40;
  393. }
  394. }
  395. static void get_bios_version(unsigned char __iomem * vbios, struct matrox_bios* bd) {
  396. unsigned int pcir_offset;
  397. pcir_offset = readb(vbios + 24) | (readb(vbios + 25) << 8);
  398. if (pcir_offset >= 26 && pcir_offset < 0xFFE0 &&
  399. readb(vbios + pcir_offset ) == 'P' &&
  400. readb(vbios + pcir_offset + 1) == 'C' &&
  401. readb(vbios + pcir_offset + 2) == 'I' &&
  402. readb(vbios + pcir_offset + 3) == 'R') {
  403. unsigned char h;
  404. h = readb(vbios + pcir_offset + 0x12);
  405. bd->version.vMaj = (h >> 4) & 0xF;
  406. bd->version.vMin = h & 0xF;
  407. bd->version.vRev = readb(vbios + pcir_offset + 0x13);
  408. } else {
  409. unsigned char h;
  410. h = readb(vbios + 5);
  411. bd->version.vMaj = (h >> 4) & 0xF;
  412. bd->version.vMin = h & 0xF;
  413. bd->version.vRev = 0;
  414. }
  415. }
  416. static void get_bios_output(unsigned char __iomem* vbios, struct matrox_bios* bd) {
  417. unsigned char b;
  418. b = readb(vbios + 0x7FF1);
  419. if (b == 0xFF) {
  420. b = 0;
  421. }
  422. bd->output.state = b;
  423. }
  424. static void get_bios_tvout(unsigned char __iomem* vbios, struct matrox_bios* bd) {
  425. unsigned int i;
  426. /* Check for 'IBM .*(V....TVO' string - it means TVO BIOS */
  427. bd->output.tvout = 0;
  428. if (readb(vbios + 0x1D) != 'I' ||
  429. readb(vbios + 0x1E) != 'B' ||
  430. readb(vbios + 0x1F) != 'M' ||
  431. readb(vbios + 0x20) != ' ') {
  432. return;
  433. }
  434. for (i = 0x2D; i < 0x2D + 128; i++) {
  435. unsigned char b = readb(vbios + i);
  436. if (b == '(' && readb(vbios + i + 1) == 'V') {
  437. if (readb(vbios + i + 6) == 'T' &&
  438. readb(vbios + i + 7) == 'V' &&
  439. readb(vbios + i + 8) == 'O') {
  440. bd->output.tvout = 1;
  441. }
  442. return;
  443. }
  444. if (b == 0)
  445. break;
  446. }
  447. }
  448. static void parse_bios(unsigned char __iomem* vbios, struct matrox_bios* bd) {
  449. unsigned int pins_offset;
  450. if (readb(vbios) != 0x55 || readb(vbios + 1) != 0xAA) {
  451. return;
  452. }
  453. bd->bios_valid = 1;
  454. get_bios_version(vbios, bd);
  455. get_bios_output(vbios, bd);
  456. get_bios_tvout(vbios, bd);
  457. #if defined(__powerpc__)
  458. /* On PowerPC cards, the PInS offset isn't stored at the end of the
  459. * BIOS image. Instead, you must search the entire BIOS image for
  460. * the magic PInS signature.
  461. *
  462. * This actually applies to all OpenFirmware base cards. Since these
  463. * cards could be put in a MIPS or SPARC system, should the condition
  464. * be something different?
  465. */
  466. for ( pins_offset = 0 ; pins_offset <= 0xFF80 ; pins_offset++ ) {
  467. unsigned char header[3];
  468. header[0] = readb(vbios + pins_offset);
  469. header[1] = readb(vbios + pins_offset + 1);
  470. header[2] = readb(vbios + pins_offset + 2);
  471. if ( (header[0] == 0x2E) && (header[1] == 0x41)
  472. && ((header[2] == 0x40) || (header[2] == 0x80)) ) {
  473. printk(KERN_INFO "PInS data found at offset %u\n",
  474. pins_offset);
  475. get_pins(vbios + pins_offset, bd);
  476. break;
  477. }
  478. }
  479. #else
  480. pins_offset = readb(vbios + 0x7FFC) | (readb(vbios + 0x7FFD) << 8);
  481. if (pins_offset <= 0xFF80) {
  482. get_pins(vbios + pins_offset, bd);
  483. }
  484. #endif
  485. }
  486. static int parse_pins1(struct matrox_fb_info *minfo,
  487. const struct matrox_bios *bd)
  488. {
  489. unsigned int maxdac;
  490. switch (bd->pins[22]) {
  491. case 0: maxdac = 175000; break;
  492. case 1: maxdac = 220000; break;
  493. default: maxdac = 240000; break;
  494. }
  495. if (get_unaligned_le16(bd->pins + 24)) {
  496. maxdac = get_unaligned_le16(bd->pins + 24) * 10;
  497. }
  498. minfo->limits.pixel.vcomax = maxdac;
  499. minfo->values.pll.system = get_unaligned_le16(bd->pins + 28) ?
  500. get_unaligned_le16(bd->pins + 28) * 10 : 50000;
  501. /* ignore 4MB, 8MB, module clocks */
  502. minfo->features.pll.ref_freq = 14318;
  503. minfo->values.reg.mctlwtst = 0x00030101;
  504. return 0;
  505. }
  506. static void default_pins1(struct matrox_fb_info *minfo)
  507. {
  508. /* Millennium */
  509. minfo->limits.pixel.vcomax = 220000;
  510. minfo->values.pll.system = 50000;
  511. minfo->features.pll.ref_freq = 14318;
  512. minfo->values.reg.mctlwtst = 0x00030101;
  513. }
  514. static int parse_pins2(struct matrox_fb_info *minfo,
  515. const struct matrox_bios *bd)
  516. {
  517. minfo->limits.pixel.vcomax =
  518. minfo->limits.system.vcomax = (bd->pins[41] == 0xFF) ? 230000 : ((bd->pins[41] + 100) * 1000);
  519. minfo->values.reg.mctlwtst = ((bd->pins[51] & 0x01) ? 0x00000001 : 0) |
  520. ((bd->pins[51] & 0x02) ? 0x00000100 : 0) |
  521. ((bd->pins[51] & 0x04) ? 0x00010000 : 0) |
  522. ((bd->pins[51] & 0x08) ? 0x00020000 : 0);
  523. minfo->values.pll.system = (bd->pins[43] == 0xFF) ? 50000 : ((bd->pins[43] + 100) * 1000);
  524. minfo->features.pll.ref_freq = 14318;
  525. return 0;
  526. }
  527. static void default_pins2(struct matrox_fb_info *minfo)
  528. {
  529. /* Millennium II, Mystique */
  530. minfo->limits.pixel.vcomax =
  531. minfo->limits.system.vcomax = 230000;
  532. minfo->values.reg.mctlwtst = 0x00030101;
  533. minfo->values.pll.system = 50000;
  534. minfo->features.pll.ref_freq = 14318;
  535. }
  536. static int parse_pins3(struct matrox_fb_info *minfo,
  537. const struct matrox_bios *bd)
  538. {
  539. minfo->limits.pixel.vcomax =
  540. minfo->limits.system.vcomax = (bd->pins[36] == 0xFF) ? 230000 : ((bd->pins[36] + 100) * 1000);
  541. minfo->values.reg.mctlwtst = get_unaligned_le32(bd->pins + 48) == 0xFFFFFFFF ?
  542. 0x01250A21 : get_unaligned_le32(bd->pins + 48);
  543. /* memory config */
  544. minfo->values.reg.memrdbk = ((bd->pins[57] << 21) & 0x1E000000) |
  545. ((bd->pins[57] << 22) & 0x00C00000) |
  546. ((bd->pins[56] << 1) & 0x000001E0) |
  547. ( bd->pins[56] & 0x0000000F);
  548. minfo->values.reg.opt = (bd->pins[54] & 7) << 10;
  549. minfo->values.reg.opt2 = bd->pins[58] << 12;
  550. minfo->features.pll.ref_freq = (bd->pins[52] & 0x20) ? 14318 : 27000;
  551. return 0;
  552. }
  553. static void default_pins3(struct matrox_fb_info *minfo)
  554. {
  555. /* G100, G200 */
  556. minfo->limits.pixel.vcomax =
  557. minfo->limits.system.vcomax = 230000;
  558. minfo->values.reg.mctlwtst = 0x01250A21;
  559. minfo->values.reg.memrdbk = 0x00000000;
  560. minfo->values.reg.opt = 0x00000C00;
  561. minfo->values.reg.opt2 = 0x00000000;
  562. minfo->features.pll.ref_freq = 27000;
  563. }
  564. static int parse_pins4(struct matrox_fb_info *minfo,
  565. const struct matrox_bios *bd)
  566. {
  567. minfo->limits.pixel.vcomax = (bd->pins[ 39] == 0xFF) ? 230000 : bd->pins[ 39] * 4000;
  568. minfo->limits.system.vcomax = (bd->pins[ 38] == 0xFF) ? minfo->limits.pixel.vcomax : bd->pins[ 38] * 4000;
  569. minfo->values.reg.mctlwtst = get_unaligned_le32(bd->pins + 71);
  570. minfo->values.reg.memrdbk = ((bd->pins[87] << 21) & 0x1E000000) |
  571. ((bd->pins[87] << 22) & 0x00C00000) |
  572. ((bd->pins[86] << 1) & 0x000001E0) |
  573. ( bd->pins[86] & 0x0000000F);
  574. minfo->values.reg.opt = ((bd->pins[53] << 15) & 0x00400000) |
  575. ((bd->pins[53] << 22) & 0x10000000) |
  576. ((bd->pins[53] << 7) & 0x00001C00);
  577. minfo->values.reg.opt3 = get_unaligned_le32(bd->pins + 67);
  578. minfo->values.pll.system = (bd->pins[ 65] == 0xFF) ? 200000 : bd->pins[ 65] * 4000;
  579. minfo->features.pll.ref_freq = (bd->pins[ 92] & 0x01) ? 14318 : 27000;
  580. return 0;
  581. }
  582. static void default_pins4(struct matrox_fb_info *minfo)
  583. {
  584. /* G400 */
  585. minfo->limits.pixel.vcomax =
  586. minfo->limits.system.vcomax = 252000;
  587. minfo->values.reg.mctlwtst = 0x04A450A1;
  588. minfo->values.reg.memrdbk = 0x000000E7;
  589. minfo->values.reg.opt = 0x10000400;
  590. minfo->values.reg.opt3 = 0x0190A419;
  591. minfo->values.pll.system = 200000;
  592. minfo->features.pll.ref_freq = 27000;
  593. }
  594. static int parse_pins5(struct matrox_fb_info *minfo,
  595. const struct matrox_bios *bd)
  596. {
  597. unsigned int mult;
  598. mult = bd->pins[4]?8000:6000;
  599. minfo->limits.pixel.vcomax = (bd->pins[ 38] == 0xFF) ? 600000 : bd->pins[ 38] * mult;
  600. minfo->limits.system.vcomax = (bd->pins[ 36] == 0xFF) ? minfo->limits.pixel.vcomax : bd->pins[ 36] * mult;
  601. minfo->limits.video.vcomax = (bd->pins[ 37] == 0xFF) ? minfo->limits.system.vcomax : bd->pins[ 37] * mult;
  602. minfo->limits.pixel.vcomin = (bd->pins[123] == 0xFF) ? 256000 : bd->pins[123] * mult;
  603. minfo->limits.system.vcomin = (bd->pins[121] == 0xFF) ? minfo->limits.pixel.vcomin : bd->pins[121] * mult;
  604. minfo->limits.video.vcomin = (bd->pins[122] == 0xFF) ? minfo->limits.system.vcomin : bd->pins[122] * mult;
  605. minfo->values.pll.system =
  606. minfo->values.pll.video = (bd->pins[ 92] == 0xFF) ? 284000 : bd->pins[ 92] * 4000;
  607. minfo->values.reg.opt = get_unaligned_le32(bd->pins + 48);
  608. minfo->values.reg.opt2 = get_unaligned_le32(bd->pins + 52);
  609. minfo->values.reg.opt3 = get_unaligned_le32(bd->pins + 94);
  610. minfo->values.reg.mctlwtst = get_unaligned_le32(bd->pins + 98);
  611. minfo->values.reg.memmisc = get_unaligned_le32(bd->pins + 102);
  612. minfo->values.reg.memrdbk = get_unaligned_le32(bd->pins + 106);
  613. minfo->features.pll.ref_freq = (bd->pins[110] & 0x01) ? 14318 : 27000;
  614. minfo->values.memory.ddr = (bd->pins[114] & 0x60) == 0x20;
  615. minfo->values.memory.dll = (bd->pins[115] & 0x02) != 0;
  616. minfo->values.memory.emrswen = (bd->pins[115] & 0x01) != 0;
  617. minfo->values.reg.maccess = minfo->values.memory.emrswen ? 0x00004000 : 0x00000000;
  618. if (bd->pins[115] & 4) {
  619. minfo->values.reg.mctlwtst_core = minfo->values.reg.mctlwtst;
  620. } else {
  621. static const u8 wtst_xlat[] = {
  622. 0, 1, 5, 6, 7, 5, 2, 3
  623. };
  624. minfo->values.reg.mctlwtst_core = (minfo->values.reg.mctlwtst & ~7) |
  625. wtst_xlat[minfo->values.reg.mctlwtst & 7];
  626. }
  627. minfo->max_pixel_clock_panellink = bd->pins[47] * 4000;
  628. return 0;
  629. }
  630. static void default_pins5(struct matrox_fb_info *minfo)
  631. {
  632. /* Mine 16MB G450 with SDRAM DDR */
  633. minfo->limits.pixel.vcomax =
  634. minfo->limits.system.vcomax =
  635. minfo->limits.video.vcomax = 600000;
  636. minfo->limits.pixel.vcomin =
  637. minfo->limits.system.vcomin =
  638. minfo->limits.video.vcomin = 256000;
  639. minfo->values.pll.system =
  640. minfo->values.pll.video = 284000;
  641. minfo->values.reg.opt = 0x404A1160;
  642. minfo->values.reg.opt2 = 0x0000AC00;
  643. minfo->values.reg.opt3 = 0x0090A409;
  644. minfo->values.reg.mctlwtst_core =
  645. minfo->values.reg.mctlwtst = 0x0C81462B;
  646. minfo->values.reg.memmisc = 0x80000004;
  647. minfo->values.reg.memrdbk = 0x01001103;
  648. minfo->features.pll.ref_freq = 27000;
  649. minfo->values.memory.ddr = 1;
  650. minfo->values.memory.dll = 1;
  651. minfo->values.memory.emrswen = 1;
  652. minfo->values.reg.maccess = 0x00004000;
  653. }
  654. static int matroxfb_set_limits(struct matrox_fb_info *minfo,
  655. const struct matrox_bios *bd)
  656. {
  657. unsigned int pins_version;
  658. static const unsigned int pinslen[] = { 64, 64, 64, 128, 128 };
  659. switch (minfo->chip) {
  660. case MGA_2064: default_pins1(minfo); break;
  661. case MGA_2164:
  662. case MGA_1064:
  663. case MGA_1164: default_pins2(minfo); break;
  664. case MGA_G100:
  665. case MGA_G200: default_pins3(minfo); break;
  666. case MGA_G400: default_pins4(minfo); break;
  667. case MGA_G450:
  668. case MGA_G550: default_pins5(minfo); break;
  669. }
  670. if (!bd->bios_valid) {
  671. printk(KERN_INFO "matroxfb: Your Matrox device does not have BIOS\n");
  672. return -1;
  673. }
  674. if (bd->pins_len < 64) {
  675. printk(KERN_INFO "matroxfb: BIOS on your Matrox device does not contain powerup info\n");
  676. return -1;
  677. }
  678. if (bd->pins[0] == 0x2E && bd->pins[1] == 0x41) {
  679. pins_version = bd->pins[5];
  680. if (pins_version < 2 || pins_version > 5) {
  681. printk(KERN_INFO "matroxfb: Unknown version (%u) of powerup info\n", pins_version);
  682. return -1;
  683. }
  684. } else {
  685. pins_version = 1;
  686. }
  687. if (bd->pins_len != pinslen[pins_version - 1]) {
  688. printk(KERN_INFO "matroxfb: Invalid powerup info\n");
  689. return -1;
  690. }
  691. switch (pins_version) {
  692. case 1:
  693. return parse_pins1(minfo, bd);
  694. case 2:
  695. return parse_pins2(minfo, bd);
  696. case 3:
  697. return parse_pins3(minfo, bd);
  698. case 4:
  699. return parse_pins4(minfo, bd);
  700. case 5:
  701. return parse_pins5(minfo, bd);
  702. default:
  703. printk(KERN_DEBUG "matroxfb: Powerup info version %u is not yet supported\n", pins_version);
  704. return -1;
  705. }
  706. }
  707. void matroxfb_read_pins(struct matrox_fb_info *minfo)
  708. {
  709. u32 opt;
  710. u32 biosbase;
  711. u32 fbbase;
  712. struct pci_dev *pdev = minfo->pcidev;
  713. memset(&minfo->bios, 0, sizeof(minfo->bios));
  714. pci_read_config_dword(pdev, PCI_OPTION_REG, &opt);
  715. pci_write_config_dword(pdev, PCI_OPTION_REG, opt | PCI_OPTION_ENABLE_ROM);
  716. pci_read_config_dword(pdev, PCI_ROM_ADDRESS, &biosbase);
  717. pci_read_config_dword(pdev, minfo->devflags.fbResource, &fbbase);
  718. pci_write_config_dword(pdev, PCI_ROM_ADDRESS, (fbbase & PCI_ROM_ADDRESS_MASK) | PCI_ROM_ADDRESS_ENABLE);
  719. parse_bios(vaddr_va(minfo->video.vbase), &minfo->bios);
  720. pci_write_config_dword(pdev, PCI_ROM_ADDRESS, biosbase);
  721. pci_write_config_dword(pdev, PCI_OPTION_REG, opt);
  722. #ifdef CONFIG_X86
  723. if (!minfo->bios.bios_valid) {
  724. unsigned char __iomem* b;
  725. b = ioremap(0x000C0000, 65536);
  726. if (!b) {
  727. printk(KERN_INFO "matroxfb: Unable to map legacy BIOS\n");
  728. } else {
  729. unsigned int ven = readb(b+0x64+0) | (readb(b+0x64+1) << 8);
  730. unsigned int dev = readb(b+0x64+2) | (readb(b+0x64+3) << 8);
  731. if (ven != pdev->vendor || dev != pdev->device) {
  732. printk(KERN_INFO "matroxfb: Legacy BIOS is for %04X:%04X, while this device is %04X:%04X\n",
  733. ven, dev, pdev->vendor, pdev->device);
  734. } else {
  735. parse_bios(b, &minfo->bios);
  736. }
  737. iounmap(b);
  738. }
  739. }
  740. #endif
  741. matroxfb_set_limits(minfo, &minfo->bios);
  742. printk(KERN_INFO "PInS memtype = %u\n",
  743. (minfo->values.reg.opt & 0x1C00) >> 10);
  744. }
  745. EXPORT_SYMBOL(matroxfb_DAC_in);
  746. EXPORT_SYMBOL(matroxfb_DAC_out);
  747. EXPORT_SYMBOL(matroxfb_var2my);
  748. EXPORT_SYMBOL(matroxfb_PLL_calcclock);
  749. EXPORT_SYMBOL(matroxfb_vgaHWinit); /* DAC1064, Ti3026 */
  750. EXPORT_SYMBOL(matroxfb_vgaHWrestore); /* DAC1064, Ti3026 */
  751. EXPORT_SYMBOL(matroxfb_read_pins);
  752. MODULE_AUTHOR("(c) 1999-2002 Petr Vandrovec <[email protected]>");
  753. MODULE_DESCRIPTION("Miscellaneous support for Matrox video cards");
  754. MODULE_LICENSE("GPL");