video_cs5530.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * drivers/video/geode/video_cs5530.c
  4. * -- CS5530 video device
  5. *
  6. * Copyright (C) 2005 Arcom Control Systems Ltd.
  7. *
  8. * Based on AMD's original 2.4 driver:
  9. * Copyright (C) 2004 Advanced Micro Devices, Inc.
  10. */
  11. #include <linux/fb.h>
  12. #include <linux/delay.h>
  13. #include <asm/io.h>
  14. #include <asm/delay.h>
  15. #include "geodefb.h"
  16. #include "video_cs5530.h"
  17. /*
  18. * CS5530 PLL table. This maps pixclocks to the appropriate PLL register
  19. * value.
  20. */
  21. struct cs5530_pll_entry {
  22. long pixclock; /* ps */
  23. u32 pll_value;
  24. };
  25. static const struct cs5530_pll_entry cs5530_pll_table[] = {
  26. { 39721, 0x31C45801, }, /* 25.1750 MHz */
  27. { 35308, 0x20E36802, }, /* 28.3220 */
  28. { 31746, 0x33915801, }, /* 31.5000 */
  29. { 27777, 0x31EC4801, }, /* 36.0000 */
  30. { 26666, 0x21E22801, }, /* 37.5000 */
  31. { 25000, 0x33088801, }, /* 40.0000 */
  32. { 22271, 0x33E22801, }, /* 44.9000 */
  33. { 20202, 0x336C4801, }, /* 49.5000 */
  34. { 20000, 0x23088801, }, /* 50.0000 */
  35. { 19860, 0x23088801, }, /* 50.3500 */
  36. { 18518, 0x3708A801, }, /* 54.0000 */
  37. { 17777, 0x23E36802, }, /* 56.2500 */
  38. { 17733, 0x23E36802, }, /* 56.3916 */
  39. { 17653, 0x23E36802, }, /* 56.6444 */
  40. { 16949, 0x37C45801, }, /* 59.0000 */
  41. { 15873, 0x23EC4801, }, /* 63.0000 */
  42. { 15384, 0x37911801, }, /* 65.0000 */
  43. { 14814, 0x37963803, }, /* 67.5000 */
  44. { 14124, 0x37058803, }, /* 70.8000 */
  45. { 13888, 0x3710C805, }, /* 72.0000 */
  46. { 13333, 0x37E22801, }, /* 75.0000 */
  47. { 12698, 0x27915801, }, /* 78.7500 */
  48. { 12500, 0x37D8D802, }, /* 80.0000 */
  49. { 11135, 0x27588802, }, /* 89.8000 */
  50. { 10582, 0x27EC4802, }, /* 94.5000 */
  51. { 10101, 0x27AC6803, }, /* 99.0000 */
  52. { 10000, 0x27088801, }, /* 100.0000 */
  53. { 9259, 0x2710C805, }, /* 108.0000 */
  54. { 8888, 0x27E36802, }, /* 112.5000 */
  55. { 7692, 0x27C58803, }, /* 130.0000 */
  56. { 7407, 0x27316803, }, /* 135.0000 */
  57. { 6349, 0x2F915801, }, /* 157.5000 */
  58. { 6172, 0x2F08A801, }, /* 162.0000 */
  59. { 5714, 0x2FB11802, }, /* 175.0000 */
  60. { 5291, 0x2FEC4802, }, /* 189.0000 */
  61. { 4950, 0x2F963803, }, /* 202.0000 */
  62. { 4310, 0x2FB1B802, }, /* 232.0000 */
  63. };
  64. static void cs5530_set_dclk_frequency(struct fb_info *info)
  65. {
  66. struct geodefb_par *par = info->par;
  67. int i;
  68. u32 value;
  69. long min, diff;
  70. /* Search the table for the closest pixclock. */
  71. value = cs5530_pll_table[0].pll_value;
  72. min = cs5530_pll_table[0].pixclock - info->var.pixclock;
  73. if (min < 0) min = -min;
  74. for (i = 1; i < ARRAY_SIZE(cs5530_pll_table); i++) {
  75. diff = cs5530_pll_table[i].pixclock - info->var.pixclock;
  76. if (diff < 0L) diff = -diff;
  77. if (diff < min) {
  78. min = diff;
  79. value = cs5530_pll_table[i].pll_value;
  80. }
  81. }
  82. writel(value, par->vid_regs + CS5530_DOT_CLK_CONFIG);
  83. writel(value | 0x80000100, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* set reset and bypass */
  84. udelay(500); /* wait for PLL to settle */
  85. writel(value & 0x7FFFFFFF, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* clear reset */
  86. writel(value & 0x7FFFFEFF, par->vid_regs + CS5530_DOT_CLK_CONFIG); /* clear bypass */
  87. }
  88. static void cs5530_configure_display(struct fb_info *info)
  89. {
  90. struct geodefb_par *par = info->par;
  91. u32 dcfg;
  92. dcfg = readl(par->vid_regs + CS5530_DISPLAY_CONFIG);
  93. /* Clear bits from existing mode. */
  94. dcfg &= ~(CS5530_DCFG_CRT_SYNC_SKW_MASK | CS5530_DCFG_PWR_SEQ_DLY_MASK
  95. | CS5530_DCFG_CRT_HSYNC_POL | CS5530_DCFG_CRT_VSYNC_POL
  96. | CS5530_DCFG_FP_PWR_EN | CS5530_DCFG_FP_DATA_EN
  97. | CS5530_DCFG_DAC_PWR_EN | CS5530_DCFG_VSYNC_EN
  98. | CS5530_DCFG_HSYNC_EN);
  99. /* Set default sync skew and power sequence delays. */
  100. dcfg |= (CS5530_DCFG_CRT_SYNC_SKW_INIT | CS5530_DCFG_PWR_SEQ_DLY_INIT
  101. | CS5530_DCFG_GV_PAL_BYP);
  102. /* Enable DACs, hsync and vsync for CRTs */
  103. if (par->enable_crt) {
  104. dcfg |= CS5530_DCFG_DAC_PWR_EN;
  105. dcfg |= CS5530_DCFG_HSYNC_EN | CS5530_DCFG_VSYNC_EN;
  106. }
  107. /* Enable panel power and data if using a flat panel. */
  108. if (par->panel_x > 0) {
  109. dcfg |= CS5530_DCFG_FP_PWR_EN;
  110. dcfg |= CS5530_DCFG_FP_DATA_EN;
  111. }
  112. /* Sync polarities. */
  113. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  114. dcfg |= CS5530_DCFG_CRT_HSYNC_POL;
  115. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  116. dcfg |= CS5530_DCFG_CRT_VSYNC_POL;
  117. writel(dcfg, par->vid_regs + CS5530_DISPLAY_CONFIG);
  118. }
  119. static int cs5530_blank_display(struct fb_info *info, int blank_mode)
  120. {
  121. struct geodefb_par *par = info->par;
  122. u32 dcfg;
  123. int blank, hsync, vsync;
  124. switch (blank_mode) {
  125. case FB_BLANK_UNBLANK:
  126. blank = 0; hsync = 1; vsync = 1;
  127. break;
  128. case FB_BLANK_NORMAL:
  129. blank = 1; hsync = 1; vsync = 1;
  130. break;
  131. case FB_BLANK_VSYNC_SUSPEND:
  132. blank = 1; hsync = 1; vsync = 0;
  133. break;
  134. case FB_BLANK_HSYNC_SUSPEND:
  135. blank = 1; hsync = 0; vsync = 1;
  136. break;
  137. case FB_BLANK_POWERDOWN:
  138. blank = 1; hsync = 0; vsync = 0;
  139. break;
  140. default:
  141. return -EINVAL;
  142. }
  143. dcfg = readl(par->vid_regs + CS5530_DISPLAY_CONFIG);
  144. dcfg &= ~(CS5530_DCFG_DAC_BL_EN | CS5530_DCFG_DAC_PWR_EN
  145. | CS5530_DCFG_HSYNC_EN | CS5530_DCFG_VSYNC_EN
  146. | CS5530_DCFG_FP_DATA_EN | CS5530_DCFG_FP_PWR_EN);
  147. if (par->enable_crt) {
  148. if (!blank)
  149. dcfg |= CS5530_DCFG_DAC_BL_EN | CS5530_DCFG_DAC_PWR_EN;
  150. if (hsync)
  151. dcfg |= CS5530_DCFG_HSYNC_EN;
  152. if (vsync)
  153. dcfg |= CS5530_DCFG_VSYNC_EN;
  154. }
  155. if (par->panel_x > 0) {
  156. if (!blank)
  157. dcfg |= CS5530_DCFG_FP_DATA_EN;
  158. if (hsync && vsync)
  159. dcfg |= CS5530_DCFG_FP_PWR_EN;
  160. }
  161. writel(dcfg, par->vid_regs + CS5530_DISPLAY_CONFIG);
  162. return 0;
  163. }
  164. const struct geode_vid_ops cs5530_vid_ops = {
  165. .set_dclk = cs5530_set_dclk_frequency,
  166. .configure_display = cs5530_configure_display,
  167. .blank_display = cs5530_blank_display,
  168. };