lxfb_ops.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Geode LX framebuffer driver
  3. *
  4. * Copyright (C) 2006-2007, Advanced Micro Devices,Inc.
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/errno.h>
  8. #include <linux/fb.h>
  9. #include <linux/uaccess.h>
  10. #include <linux/delay.h>
  11. #include <linux/cs5535.h>
  12. #include "lxfb.h"
  13. /* TODO
  14. * Support panel scaling
  15. * Add acceleration
  16. * Add support for interlacing (TV out)
  17. * Support compression
  18. */
  19. /* This is the complete list of PLL frequencies that we can set -
  20. * we will choose the closest match to the incoming clock.
  21. * freq is the frequency of the dotclock * 1000 (for example,
  22. * 24823 = 24.983 Mhz).
  23. * pllval is the corresponding PLL value
  24. */
  25. static const struct {
  26. unsigned int pllval;
  27. unsigned int freq;
  28. } pll_table[] = {
  29. { 0x000131AC, 6231 },
  30. { 0x0001215D, 6294 },
  31. { 0x00011087, 6750 },
  32. { 0x0001216C, 7081 },
  33. { 0x0001218D, 7140 },
  34. { 0x000110C9, 7800 },
  35. { 0x00013147, 7875 },
  36. { 0x000110A7, 8258 },
  37. { 0x00012159, 8778 },
  38. { 0x00014249, 8875 },
  39. { 0x00010057, 9000 },
  40. { 0x0001219A, 9472 },
  41. { 0x00012158, 9792 },
  42. { 0x00010045, 10000 },
  43. { 0x00010089, 10791 },
  44. { 0x000110E7, 11225 },
  45. { 0x00012136, 11430 },
  46. { 0x00013207, 12375 },
  47. { 0x00012187, 12500 },
  48. { 0x00014286, 14063 },
  49. { 0x000110E5, 15016 },
  50. { 0x00014214, 16250 },
  51. { 0x00011105, 17045 },
  52. { 0x000131E4, 18563 },
  53. { 0x00013183, 18750 },
  54. { 0x00014284, 19688 },
  55. { 0x00011104, 20400 },
  56. { 0x00016363, 23625 },
  57. { 0x000031AC, 24923 },
  58. { 0x0000215D, 25175 },
  59. { 0x00001087, 27000 },
  60. { 0x0000216C, 28322 },
  61. { 0x0000218D, 28560 },
  62. { 0x000010C9, 31200 },
  63. { 0x00003147, 31500 },
  64. { 0x000010A7, 33032 },
  65. { 0x00002159, 35112 },
  66. { 0x00004249, 35500 },
  67. { 0x00000057, 36000 },
  68. { 0x0000219A, 37889 },
  69. { 0x00002158, 39168 },
  70. { 0x00000045, 40000 },
  71. { 0x00000089, 43163 },
  72. { 0x000010E7, 44900 },
  73. { 0x00002136, 45720 },
  74. { 0x00003207, 49500 },
  75. { 0x00002187, 50000 },
  76. { 0x00004286, 56250 },
  77. { 0x000010E5, 60065 },
  78. { 0x00004214, 65000 },
  79. { 0x00001105, 68179 },
  80. { 0x000031E4, 74250 },
  81. { 0x00003183, 75000 },
  82. { 0x00004284, 78750 },
  83. { 0x00001104, 81600 },
  84. { 0x00006363, 94500 },
  85. { 0x00005303, 97520 },
  86. { 0x00002183, 100187 },
  87. { 0x00002122, 101420 },
  88. { 0x00001081, 108000 },
  89. { 0x00006201, 113310 },
  90. { 0x00000041, 119650 },
  91. { 0x000041A1, 129600 },
  92. { 0x00002182, 133500 },
  93. { 0x000041B1, 135000 },
  94. { 0x00000051, 144000 },
  95. { 0x000041E1, 148500 },
  96. { 0x000062D1, 157500 },
  97. { 0x000031A1, 162000 },
  98. { 0x00000061, 169203 },
  99. { 0x00004231, 172800 },
  100. { 0x00002151, 175500 },
  101. { 0x000052E1, 189000 },
  102. { 0x00000071, 192000 },
  103. { 0x00003201, 198000 },
  104. { 0x00004291, 202500 },
  105. { 0x00001101, 204750 },
  106. { 0x00007481, 218250 },
  107. { 0x00004170, 229500 },
  108. { 0x00006210, 234000 },
  109. { 0x00003140, 251182 },
  110. { 0x00006250, 261000 },
  111. { 0x000041C0, 278400 },
  112. { 0x00005220, 280640 },
  113. { 0x00000050, 288000 },
  114. { 0x000041E0, 297000 },
  115. { 0x00002130, 320207 }
  116. };
  117. static void lx_set_dotpll(u32 pllval)
  118. {
  119. u32 dotpll_lo, dotpll_hi;
  120. int i;
  121. rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
  122. if ((dotpll_lo & MSR_GLCP_DOTPLL_LOCK) && (dotpll_hi == pllval))
  123. return;
  124. dotpll_hi = pllval;
  125. dotpll_lo &= ~(MSR_GLCP_DOTPLL_BYPASS | MSR_GLCP_DOTPLL_HALFPIX);
  126. dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;
  127. wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
  128. /* Wait 100us for the PLL to lock */
  129. udelay(100);
  130. /* Now, loop for the lock bit */
  131. for (i = 0; i < 1000; i++) {
  132. rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
  133. if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)
  134. break;
  135. }
  136. /* Clear the reset bit */
  137. dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;
  138. wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);
  139. }
  140. /* Set the clock based on the frequency specified by the current mode */
  141. static void lx_set_clock(struct fb_info *info)
  142. {
  143. unsigned int diff, min, best = 0;
  144. unsigned int freq, i;
  145. freq = (unsigned int) (1000000000 / info->var.pixclock);
  146. min = abs(pll_table[0].freq - freq);
  147. for (i = 0; i < ARRAY_SIZE(pll_table); i++) {
  148. diff = abs(pll_table[i].freq - freq);
  149. if (diff < min) {
  150. min = diff;
  151. best = i;
  152. }
  153. }
  154. lx_set_dotpll(pll_table[best].pllval & 0x00017FFF);
  155. }
  156. static void lx_graphics_disable(struct fb_info *info)
  157. {
  158. struct lxfb_par *par = info->par;
  159. unsigned int val, gcfg;
  160. /* Note: This assumes that the video is in a quitet state */
  161. write_vp(par, VP_A1T, 0);
  162. write_vp(par, VP_A2T, 0);
  163. write_vp(par, VP_A3T, 0);
  164. /* Turn off the VGA and video enable */
  165. val = read_dc(par, DC_GENERAL_CFG) & ~(DC_GENERAL_CFG_VGAE |
  166. DC_GENERAL_CFG_VIDE);
  167. write_dc(par, DC_GENERAL_CFG, val);
  168. val = read_vp(par, VP_VCFG) & ~VP_VCFG_VID_EN;
  169. write_vp(par, VP_VCFG, val);
  170. write_dc(par, DC_IRQ, DC_IRQ_MASK | DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK |
  171. DC_IRQ_STATUS | DC_IRQ_VIP_VSYNC_IRQ_STATUS);
  172. val = read_dc(par, DC_GENLK_CTL) & ~DC_GENLK_CTL_GENLK_EN;
  173. write_dc(par, DC_GENLK_CTL, val);
  174. val = read_dc(par, DC_CLR_KEY);
  175. write_dc(par, DC_CLR_KEY, val & ~DC_CLR_KEY_CLR_KEY_EN);
  176. /* turn off the panel */
  177. write_fp(par, FP_PM, read_fp(par, FP_PM) & ~FP_PM_P);
  178. val = read_vp(par, VP_MISC) | VP_MISC_DACPWRDN;
  179. write_vp(par, VP_MISC, val);
  180. /* Turn off the display */
  181. val = read_vp(par, VP_DCFG);
  182. write_vp(par, VP_DCFG, val & ~(VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
  183. VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN));
  184. gcfg = read_dc(par, DC_GENERAL_CFG);
  185. gcfg &= ~(DC_GENERAL_CFG_CMPE | DC_GENERAL_CFG_DECE);
  186. write_dc(par, DC_GENERAL_CFG, gcfg);
  187. /* Turn off the TGEN */
  188. val = read_dc(par, DC_DISPLAY_CFG);
  189. val &= ~DC_DISPLAY_CFG_TGEN;
  190. write_dc(par, DC_DISPLAY_CFG, val);
  191. /* Wait 1000 usecs to ensure that the TGEN is clear */
  192. udelay(1000);
  193. /* Turn off the FIFO loader */
  194. gcfg &= ~DC_GENERAL_CFG_DFLE;
  195. write_dc(par, DC_GENERAL_CFG, gcfg);
  196. /* Lastly, wait for the GP to go idle */
  197. do {
  198. val = read_gp(par, GP_BLT_STATUS);
  199. } while ((val & GP_BLT_STATUS_PB) || !(val & GP_BLT_STATUS_CE));
  200. }
  201. static void lx_graphics_enable(struct fb_info *info)
  202. {
  203. struct lxfb_par *par = info->par;
  204. u32 temp, config;
  205. /* Set the video request register */
  206. write_vp(par, VP_VRR, 0);
  207. /* Set up the polarities */
  208. config = read_vp(par, VP_DCFG);
  209. config &= ~(VP_DCFG_CRT_SYNC_SKW | VP_DCFG_PWR_SEQ_DELAY |
  210. VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL);
  211. config |= (VP_DCFG_CRT_SYNC_SKW_DEFAULT | VP_DCFG_PWR_SEQ_DELAY_DEFAULT
  212. | VP_DCFG_GV_GAM);
  213. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  214. config |= VP_DCFG_CRT_HSYNC_POL;
  215. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  216. config |= VP_DCFG_CRT_VSYNC_POL;
  217. if (par->output & OUTPUT_PANEL) {
  218. u32 msrlo, msrhi;
  219. write_fp(par, FP_PT1, 0);
  220. temp = FP_PT2_SCRC;
  221. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  222. temp |= FP_PT2_HSP;
  223. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  224. temp |= FP_PT2_VSP;
  225. write_fp(par, FP_PT2, temp);
  226. write_fp(par, FP_DFC, FP_DFC_BC);
  227. msrlo = MSR_LX_MSR_PADSEL_TFT_SEL_LOW;
  228. msrhi = MSR_LX_MSR_PADSEL_TFT_SEL_HIGH;
  229. wrmsr(MSR_LX_MSR_PADSEL, msrlo, msrhi);
  230. }
  231. if (par->output & OUTPUT_CRT) {
  232. config |= VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |
  233. VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN;
  234. }
  235. write_vp(par, VP_DCFG, config);
  236. /* Turn the CRT dacs back on */
  237. if (par->output & OUTPUT_CRT) {
  238. temp = read_vp(par, VP_MISC);
  239. temp &= ~(VP_MISC_DACPWRDN | VP_MISC_APWRDN);
  240. write_vp(par, VP_MISC, temp);
  241. }
  242. /* Turn the panel on (if it isn't already) */
  243. if (par->output & OUTPUT_PANEL)
  244. write_fp(par, FP_PM, read_fp(par, FP_PM) | FP_PM_P);
  245. }
  246. unsigned int lx_framebuffer_size(void)
  247. {
  248. unsigned int val;
  249. if (!cs5535_has_vsa2()) {
  250. uint32_t hi, lo;
  251. /* The number of pages is (PMAX - PMIN)+1 */
  252. rdmsr(MSR_GLIU_P2D_RO0, lo, hi);
  253. /* PMAX */
  254. val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);
  255. /* PMIN */
  256. val -= (lo & 0x000fffff);
  257. val += 1;
  258. /* The page size is 4k */
  259. return (val << 12);
  260. }
  261. /* The frame buffer size is reported by a VSM in VSA II */
  262. /* Virtual Register Class = 0x02 */
  263. /* VG_MEM_SIZE (1MB units) = 0x00 */
  264. outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
  265. outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);
  266. val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFE;
  267. return (val << 20);
  268. }
  269. void lx_set_mode(struct fb_info *info)
  270. {
  271. struct lxfb_par *par = info->par;
  272. u64 msrval;
  273. unsigned int max, dv, val, size;
  274. unsigned int gcfg, dcfg;
  275. int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
  276. int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
  277. /* Unlock the DC registers */
  278. write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
  279. lx_graphics_disable(info);
  280. lx_set_clock(info);
  281. /* Set output mode */
  282. rdmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
  283. msrval &= ~MSR_LX_GLD_MSR_CONFIG_FMT;
  284. if (par->output & OUTPUT_PANEL) {
  285. msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_FP;
  286. if (par->output & OUTPUT_CRT)
  287. msrval |= MSR_LX_GLD_MSR_CONFIG_FPC;
  288. else
  289. msrval &= ~MSR_LX_GLD_MSR_CONFIG_FPC;
  290. } else
  291. msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_CRT;
  292. wrmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);
  293. /* Clear the various buffers */
  294. /* FIXME: Adjust for panning here */
  295. write_dc(par, DC_FB_ST_OFFSET, 0);
  296. write_dc(par, DC_CB_ST_OFFSET, 0);
  297. write_dc(par, DC_CURS_ST_OFFSET, 0);
  298. /* FIXME: Add support for interlacing */
  299. /* FIXME: Add support for scaling */
  300. val = read_dc(par, DC_GENLK_CTL);
  301. val &= ~(DC_GENLK_CTL_ALPHA_FLICK_EN | DC_GENLK_CTL_FLICK_EN |
  302. DC_GENLK_CTL_FLICK_SEL_MASK);
  303. /* Default scaling params */
  304. write_dc(par, DC_GFX_SCALE, (0x4000 << 16) | 0x4000);
  305. write_dc(par, DC_IRQ_FILT_CTL, 0);
  306. write_dc(par, DC_GENLK_CTL, val);
  307. /* FIXME: Support compression */
  308. if (info->fix.line_length > 4096)
  309. dv = DC_DV_CTL_DV_LINE_SIZE_8K;
  310. else if (info->fix.line_length > 2048)
  311. dv = DC_DV_CTL_DV_LINE_SIZE_4K;
  312. else if (info->fix.line_length > 1024)
  313. dv = DC_DV_CTL_DV_LINE_SIZE_2K;
  314. else
  315. dv = DC_DV_CTL_DV_LINE_SIZE_1K;
  316. max = info->fix.line_length * info->var.yres;
  317. max = (max + 0x3FF) & 0xFFFFFC00;
  318. write_dc(par, DC_DV_TOP, max | DC_DV_TOP_DV_TOP_EN);
  319. val = read_dc(par, DC_DV_CTL) & ~DC_DV_CTL_DV_LINE_SIZE;
  320. write_dc(par, DC_DV_CTL, val | dv);
  321. size = info->var.xres * (info->var.bits_per_pixel >> 3);
  322. write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
  323. write_dc(par, DC_LINE_SIZE, (size + 7) >> 3);
  324. /* Set default watermark values */
  325. rdmsrl(MSR_LX_SPARE_MSR, msrval);
  326. msrval &= ~(MSR_LX_SPARE_MSR_DIS_CFIFO_HGO
  327. | MSR_LX_SPARE_MSR_VFIFO_ARB_SEL
  328. | MSR_LX_SPARE_MSR_LOAD_WM_LPEN_M
  329. | MSR_LX_SPARE_MSR_WM_LPEN_OVRD);
  330. msrval |= MSR_LX_SPARE_MSR_DIS_VIFO_WM |
  331. MSR_LX_SPARE_MSR_DIS_INIT_V_PRI;
  332. wrmsrl(MSR_LX_SPARE_MSR, msrval);
  333. gcfg = DC_GENERAL_CFG_DFLE; /* Display fifo enable */
  334. gcfg |= (0x6 << DC_GENERAL_CFG_DFHPSL_SHIFT) | /* default priority */
  335. (0xb << DC_GENERAL_CFG_DFHPEL_SHIFT);
  336. gcfg |= DC_GENERAL_CFG_FDTY; /* Set the frame dirty mode */
  337. dcfg = DC_DISPLAY_CFG_VDEN; /* Enable video data */
  338. dcfg |= DC_DISPLAY_CFG_GDEN; /* Enable graphics */
  339. dcfg |= DC_DISPLAY_CFG_TGEN; /* Turn on the timing generator */
  340. dcfg |= DC_DISPLAY_CFG_TRUP; /* Update timings immediately */
  341. dcfg |= DC_DISPLAY_CFG_PALB; /* Palette bypass in > 8 bpp modes */
  342. dcfg |= DC_DISPLAY_CFG_VISL;
  343. dcfg |= DC_DISPLAY_CFG_DCEN; /* Always center the display */
  344. /* Set the current BPP mode */
  345. switch (info->var.bits_per_pixel) {
  346. case 8:
  347. dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
  348. break;
  349. case 16:
  350. dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
  351. break;
  352. case 32:
  353. case 24:
  354. dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
  355. break;
  356. }
  357. /* Now - set up the timings */
  358. hactive = info->var.xres;
  359. hblankstart = hactive;
  360. hsyncstart = hblankstart + info->var.right_margin;
  361. hsyncend = hsyncstart + info->var.hsync_len;
  362. hblankend = hsyncend + info->var.left_margin;
  363. htotal = hblankend;
  364. vactive = info->var.yres;
  365. vblankstart = vactive;
  366. vsyncstart = vblankstart + info->var.lower_margin;
  367. vsyncend = vsyncstart + info->var.vsync_len;
  368. vblankend = vsyncend + info->var.upper_margin;
  369. vtotal = vblankend;
  370. write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) | ((htotal - 1) << 16));
  371. write_dc(par, DC_H_BLANK_TIMING,
  372. (hblankstart - 1) | ((hblankend - 1) << 16));
  373. write_dc(par, DC_H_SYNC_TIMING,
  374. (hsyncstart - 1) | ((hsyncend - 1) << 16));
  375. write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) | ((vtotal - 1) << 16));
  376. write_dc(par, DC_V_BLANK_TIMING,
  377. (vblankstart - 1) | ((vblankend - 1) << 16));
  378. write_dc(par, DC_V_SYNC_TIMING,
  379. (vsyncstart - 1) | ((vsyncend - 1) << 16));
  380. write_dc(par, DC_FB_ACTIVE,
  381. (info->var.xres - 1) << 16 | (info->var.yres - 1));
  382. /* And re-enable the graphics output */
  383. lx_graphics_enable(info);
  384. /* Write the two main configuration registers */
  385. write_dc(par, DC_DISPLAY_CFG, dcfg);
  386. write_dc(par, DC_ARB_CFG, 0);
  387. write_dc(par, DC_GENERAL_CFG, gcfg);
  388. /* Lock the DC registers */
  389. write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
  390. }
  391. void lx_set_palette_reg(struct fb_info *info, unsigned regno,
  392. unsigned red, unsigned green, unsigned blue)
  393. {
  394. struct lxfb_par *par = info->par;
  395. int val;
  396. /* Hardware palette is in RGB 8-8-8 format. */
  397. val = (red << 8) & 0xff0000;
  398. val |= (green) & 0x00ff00;
  399. val |= (blue >> 8) & 0x0000ff;
  400. write_dc(par, DC_PAL_ADDRESS, regno);
  401. write_dc(par, DC_PAL_DATA, val);
  402. }
  403. int lx_blank_display(struct fb_info *info, int blank_mode)
  404. {
  405. struct lxfb_par *par = info->par;
  406. u32 dcfg, misc, fp_pm;
  407. int blank, hsync, vsync;
  408. /* CRT power saving modes. */
  409. switch (blank_mode) {
  410. case FB_BLANK_UNBLANK:
  411. blank = 0; hsync = 1; vsync = 1;
  412. break;
  413. case FB_BLANK_NORMAL:
  414. blank = 1; hsync = 1; vsync = 1;
  415. break;
  416. case FB_BLANK_VSYNC_SUSPEND:
  417. blank = 1; hsync = 1; vsync = 0;
  418. break;
  419. case FB_BLANK_HSYNC_SUSPEND:
  420. blank = 1; hsync = 0; vsync = 1;
  421. break;
  422. case FB_BLANK_POWERDOWN:
  423. blank = 1; hsync = 0; vsync = 0;
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. dcfg = read_vp(par, VP_DCFG);
  429. dcfg &= ~(VP_DCFG_DAC_BL_EN | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN |
  430. VP_DCFG_CRT_EN);
  431. if (!blank)
  432. dcfg |= VP_DCFG_DAC_BL_EN | VP_DCFG_CRT_EN;
  433. if (hsync)
  434. dcfg |= VP_DCFG_HSYNC_EN;
  435. if (vsync)
  436. dcfg |= VP_DCFG_VSYNC_EN;
  437. write_vp(par, VP_DCFG, dcfg);
  438. misc = read_vp(par, VP_MISC);
  439. if (vsync && hsync)
  440. misc &= ~VP_MISC_DACPWRDN;
  441. else
  442. misc |= VP_MISC_DACPWRDN;
  443. write_vp(par, VP_MISC, misc);
  444. /* Power on/off flat panel */
  445. if (par->output & OUTPUT_PANEL) {
  446. fp_pm = read_fp(par, FP_PM);
  447. if (blank_mode == FB_BLANK_POWERDOWN)
  448. fp_pm &= ~FP_PM_P;
  449. else
  450. fp_pm |= FP_PM_P;
  451. write_fp(par, FP_PM, fp_pm);
  452. }
  453. return 0;
  454. }
  455. static void lx_save_regs(struct lxfb_par *par)
  456. {
  457. uint32_t filt;
  458. int i;
  459. /* wait for the BLT engine to stop being busy */
  460. do {
  461. i = read_gp(par, GP_BLT_STATUS);
  462. } while ((i & GP_BLT_STATUS_PB) || !(i & GP_BLT_STATUS_CE));
  463. /* save MSRs */
  464. rdmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
  465. rdmsrl(MSR_GLCP_DOTPLL, par->msr.dotpll);
  466. rdmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
  467. rdmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
  468. write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
  469. /* save registers */
  470. memcpy(par->gp, par->gp_regs, sizeof(par->gp));
  471. memcpy(par->dc, par->dc_regs, sizeof(par->dc));
  472. memcpy(par->vp, par->vp_regs, sizeof(par->vp));
  473. memcpy(par->fp, par->vp_regs + VP_FP_START, sizeof(par->fp));
  474. /* save the display controller palette */
  475. write_dc(par, DC_PAL_ADDRESS, 0);
  476. for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
  477. par->dc_pal[i] = read_dc(par, DC_PAL_DATA);
  478. /* save the video processor palette */
  479. write_vp(par, VP_PAR, 0);
  480. for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
  481. par->vp_pal[i] = read_vp(par, VP_PDR);
  482. /* save the horizontal filter coefficients */
  483. filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
  484. for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
  485. write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
  486. par->hcoeff[i] = read_dc(par, DC_FILT_COEFF1);
  487. par->hcoeff[i + 1] = read_dc(par, DC_FILT_COEFF2);
  488. }
  489. /* save the vertical filter coefficients */
  490. filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
  491. for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
  492. write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
  493. par->vcoeff[i] = read_dc(par, DC_FILT_COEFF1);
  494. }
  495. /* save video coeff ram */
  496. memcpy(par->vp_coeff, par->vp_regs + VP_VCR, sizeof(par->vp_coeff));
  497. }
  498. static void lx_restore_gfx_proc(struct lxfb_par *par)
  499. {
  500. int i;
  501. /* a bunch of registers require GP_RASTER_MODE to be set first */
  502. write_gp(par, GP_RASTER_MODE, par->gp[GP_RASTER_MODE]);
  503. for (i = 0; i < ARRAY_SIZE(par->gp); i++) {
  504. switch (i) {
  505. case GP_RASTER_MODE:
  506. case GP_VECTOR_MODE:
  507. case GP_BLT_MODE:
  508. case GP_BLT_STATUS:
  509. case GP_HST_SRC:
  510. /* FIXME: restore LUT data */
  511. case GP_LUT_INDEX:
  512. case GP_LUT_DATA:
  513. /* don't restore these registers */
  514. break;
  515. default:
  516. write_gp(par, i, par->gp[i]);
  517. }
  518. }
  519. }
  520. static void lx_restore_display_ctlr(struct lxfb_par *par)
  521. {
  522. uint32_t filt;
  523. int i;
  524. wrmsrl(MSR_LX_SPARE_MSR, par->msr.dcspare);
  525. for (i = 0; i < ARRAY_SIZE(par->dc); i++) {
  526. switch (i) {
  527. case DC_UNLOCK:
  528. /* unlock the DC; runs first */
  529. write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
  530. break;
  531. case DC_GENERAL_CFG:
  532. case DC_DISPLAY_CFG:
  533. /* disable all while restoring */
  534. write_dc(par, i, 0);
  535. break;
  536. case DC_DV_CTL:
  537. /* set all ram to dirty */
  538. write_dc(par, i, par->dc[i] | DC_DV_CTL_CLEAR_DV_RAM);
  539. break;
  540. case DC_RSVD_1:
  541. case DC_RSVD_2:
  542. case DC_RSVD_3:
  543. case DC_LINE_CNT:
  544. case DC_PAL_ADDRESS:
  545. case DC_PAL_DATA:
  546. case DC_DFIFO_DIAG:
  547. case DC_CFIFO_DIAG:
  548. case DC_FILT_COEFF1:
  549. case DC_FILT_COEFF2:
  550. case DC_RSVD_4:
  551. case DC_RSVD_5:
  552. /* don't restore these registers */
  553. break;
  554. default:
  555. write_dc(par, i, par->dc[i]);
  556. }
  557. }
  558. /* restore the palette */
  559. write_dc(par, DC_PAL_ADDRESS, 0);
  560. for (i = 0; i < ARRAY_SIZE(par->dc_pal); i++)
  561. write_dc(par, DC_PAL_DATA, par->dc_pal[i]);
  562. /* restore the horizontal filter coefficients */
  563. filt = par->dc[DC_IRQ_FILT_CTL] | DC_IRQ_FILT_CTL_H_FILT_SEL;
  564. for (i = 0; i < ARRAY_SIZE(par->hcoeff); i += 2) {
  565. write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
  566. write_dc(par, DC_FILT_COEFF1, par->hcoeff[i]);
  567. write_dc(par, DC_FILT_COEFF2, par->hcoeff[i + 1]);
  568. }
  569. /* restore the vertical filter coefficients */
  570. filt &= ~DC_IRQ_FILT_CTL_H_FILT_SEL;
  571. for (i = 0; i < ARRAY_SIZE(par->vcoeff); i++) {
  572. write_dc(par, DC_IRQ_FILT_CTL, (filt & 0xffffff00) | i);
  573. write_dc(par, DC_FILT_COEFF1, par->vcoeff[i]);
  574. }
  575. }
  576. static void lx_restore_video_proc(struct lxfb_par *par)
  577. {
  578. int i;
  579. wrmsrl(MSR_LX_GLD_MSR_CONFIG, par->msr.dfglcfg);
  580. wrmsrl(MSR_LX_MSR_PADSEL, par->msr.padsel);
  581. for (i = 0; i < ARRAY_SIZE(par->vp); i++) {
  582. switch (i) {
  583. case VP_VCFG:
  584. case VP_DCFG:
  585. case VP_PAR:
  586. case VP_PDR:
  587. case VP_CCS:
  588. case VP_RSVD_0:
  589. /* case VP_VDC: */ /* why should this not be restored? */
  590. case VP_RSVD_1:
  591. case VP_CRC32:
  592. /* don't restore these registers */
  593. break;
  594. default:
  595. write_vp(par, i, par->vp[i]);
  596. }
  597. }
  598. /* restore video processor palette */
  599. write_vp(par, VP_PAR, 0);
  600. for (i = 0; i < ARRAY_SIZE(par->vp_pal); i++)
  601. write_vp(par, VP_PDR, par->vp_pal[i]);
  602. /* restore video coeff ram */
  603. memcpy(par->vp_regs + VP_VCR, par->vp_coeff, sizeof(par->vp_coeff));
  604. }
  605. static void lx_restore_regs(struct lxfb_par *par)
  606. {
  607. int i;
  608. lx_set_dotpll((u32) (par->msr.dotpll >> 32));
  609. lx_restore_gfx_proc(par);
  610. lx_restore_display_ctlr(par);
  611. lx_restore_video_proc(par);
  612. /* Flat Panel */
  613. for (i = 0; i < ARRAY_SIZE(par->fp); i++) {
  614. switch (i) {
  615. case FP_PM:
  616. case FP_RSVD_0:
  617. case FP_RSVD_1:
  618. case FP_RSVD_2:
  619. case FP_RSVD_3:
  620. case FP_RSVD_4:
  621. /* don't restore these registers */
  622. break;
  623. default:
  624. write_fp(par, i, par->fp[i]);
  625. }
  626. }
  627. /* control the panel */
  628. if (par->fp[FP_PM] & FP_PM_P) {
  629. /* power on the panel if not already power{ed,ing} on */
  630. if (!(read_fp(par, FP_PM) &
  631. (FP_PM_PANEL_ON|FP_PM_PANEL_PWR_UP)))
  632. write_fp(par, FP_PM, par->fp[FP_PM]);
  633. } else {
  634. /* power down the panel if not already power{ed,ing} down */
  635. if (!(read_fp(par, FP_PM) &
  636. (FP_PM_PANEL_OFF|FP_PM_PANEL_PWR_DOWN)))
  637. write_fp(par, FP_PM, par->fp[FP_PM]);
  638. }
  639. /* turn everything on */
  640. write_vp(par, VP_VCFG, par->vp[VP_VCFG]);
  641. write_vp(par, VP_DCFG, par->vp[VP_DCFG]);
  642. write_dc(par, DC_DISPLAY_CFG, par->dc[DC_DISPLAY_CFG]);
  643. /* do this last; it will enable the FIFO load */
  644. write_dc(par, DC_GENERAL_CFG, par->dc[DC_GENERAL_CFG]);
  645. /* lock the door behind us */
  646. write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
  647. }
  648. int lx_powerdown(struct fb_info *info)
  649. {
  650. struct lxfb_par *par = info->par;
  651. if (par->powered_down)
  652. return 0;
  653. lx_save_regs(par);
  654. lx_graphics_disable(info);
  655. par->powered_down = 1;
  656. return 0;
  657. }
  658. int lx_powerup(struct fb_info *info)
  659. {
  660. struct lxfb_par *par = info->par;
  661. if (!par->powered_down)
  662. return 0;
  663. lx_restore_regs(par);
  664. par->powered_down = 0;
  665. return 0;
  666. }