display_gx1.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * drivers/video/geode/display_gx1.c
  4. * -- Geode GX1 display controller
  5. *
  6. * Copyright (C) 2005 Arcom Control Systems Ltd.
  7. *
  8. * Based on AMD's original 2.4 driver:
  9. * Copyright (C) 2004 Advanced Micro Devices, Inc.
  10. */
  11. #include <linux/spinlock.h>
  12. #include <linux/fb.h>
  13. #include <linux/delay.h>
  14. #include <asm/io.h>
  15. #include <asm/div64.h>
  16. #include <asm/delay.h>
  17. #include "geodefb.h"
  18. #include "display_gx1.h"
  19. static DEFINE_SPINLOCK(gx1_conf_reg_lock);
  20. static u8 gx1_read_conf_reg(u8 reg)
  21. {
  22. u8 val, ccr3;
  23. unsigned long flags;
  24. spin_lock_irqsave(&gx1_conf_reg_lock, flags);
  25. outb(CONFIG_CCR3, 0x22);
  26. ccr3 = inb(0x23);
  27. outb(CONFIG_CCR3, 0x22);
  28. outb(ccr3 | CONFIG_CCR3_MAPEN, 0x23);
  29. outb(reg, 0x22);
  30. val = inb(0x23);
  31. outb(CONFIG_CCR3, 0x22);
  32. outb(ccr3, 0x23);
  33. spin_unlock_irqrestore(&gx1_conf_reg_lock, flags);
  34. return val;
  35. }
  36. unsigned gx1_gx_base(void)
  37. {
  38. return (gx1_read_conf_reg(CONFIG_GCR) & 0x03) << 30;
  39. }
  40. int gx1_frame_buffer_size(void)
  41. {
  42. void __iomem *mc_regs;
  43. u32 bank_cfg;
  44. int d;
  45. unsigned dram_size = 0, fb_base;
  46. mc_regs = ioremap(gx1_gx_base() + 0x8400, 0x100);
  47. if (!mc_regs)
  48. return -ENOMEM;
  49. /* Calculate the total size of both DIMM0 and DIMM1. */
  50. bank_cfg = readl(mc_regs + MC_BANK_CFG);
  51. for (d = 0; d < 2; d++) {
  52. if ((bank_cfg & MC_BCFG_DIMM0_PG_SZ_MASK) != MC_BCFG_DIMM0_PG_SZ_NO_DIMM)
  53. dram_size += 0x400000 << ((bank_cfg & MC_BCFG_DIMM0_SZ_MASK) >> 8);
  54. bank_cfg >>= 16; /* look at DIMM1 next */
  55. }
  56. fb_base = (readl(mc_regs + MC_GBASE_ADD) & MC_GADD_GBADD_MASK) << 19;
  57. iounmap(mc_regs);
  58. return dram_size - fb_base;
  59. }
  60. static void gx1_set_mode(struct fb_info *info)
  61. {
  62. struct geodefb_par *par = info->par;
  63. u32 gcfg, tcfg, ocfg, dclk_div, val;
  64. int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
  65. int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
  66. /* Unlock the display controller registers. */
  67. readl(par->dc_regs + DC_UNLOCK);
  68. writel(DC_UNLOCK_CODE, par->dc_regs + DC_UNLOCK);
  69. gcfg = readl(par->dc_regs + DC_GENERAL_CFG);
  70. tcfg = readl(par->dc_regs + DC_TIMING_CFG);
  71. /* Blank the display and disable the timing generator. */
  72. tcfg &= ~(DC_TCFG_BLKE | DC_TCFG_TGEN);
  73. writel(tcfg, par->dc_regs + DC_TIMING_CFG);
  74. /* Wait for pending memory requests before disabling the FIFO load. */
  75. udelay(100);
  76. /* Disable FIFO load and compression. */
  77. gcfg &= ~(DC_GCFG_DFLE | DC_GCFG_CMPE | DC_GCFG_DECE);
  78. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  79. /* Setup DCLK and its divisor. */
  80. gcfg &= ~DC_GCFG_DCLK_MASK;
  81. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  82. par->vid_ops->set_dclk(info);
  83. dclk_div = DC_GCFG_DCLK_DIV_1; /* FIXME: may need to divide DCLK by 2 sometimes? */
  84. gcfg |= dclk_div;
  85. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  86. /* Wait for the clock generatation to settle. This is needed since
  87. * some of the register writes that follow require that clock to be
  88. * present. */
  89. udelay(1000); /* FIXME: seems a little long */
  90. /*
  91. * Setup new mode.
  92. */
  93. /* Clear all unused feature bits. */
  94. gcfg = DC_GCFG_VRDY | dclk_div;
  95. /* Set FIFO priority (default 6/5) and enable. */
  96. /* FIXME: increase fifo priority for 1280x1024 modes? */
  97. gcfg |= (6 << DC_GCFG_DFHPEL_POS) | (5 << DC_GCFG_DFHPSL_POS) | DC_GCFG_DFLE;
  98. /* FIXME: Set pixel and line double bits if necessary. */
  99. /* Framebuffer start offset. */
  100. writel(0, par->dc_regs + DC_FB_ST_OFFSET);
  101. /* Line delta and line buffer length. */
  102. writel(info->fix.line_length >> 2, par->dc_regs + DC_LINE_DELTA);
  103. writel(((info->var.xres * info->var.bits_per_pixel/8) >> 3) + 2,
  104. par->dc_regs + DC_BUF_SIZE);
  105. /* Output configuration. Enable panel data, set pixel format. */
  106. ocfg = DC_OCFG_PCKE | DC_OCFG_PDEL | DC_OCFG_PDEH;
  107. if (info->var.bits_per_pixel == 8) ocfg |= DC_OCFG_8BPP;
  108. /* Enable timing generator, sync and FP data. */
  109. tcfg = DC_TCFG_FPPE | DC_TCFG_HSYE | DC_TCFG_VSYE | DC_TCFG_BLKE
  110. | DC_TCFG_TGEN;
  111. /* Horizontal and vertical timings. */
  112. hactive = info->var.xres;
  113. hblankstart = hactive;
  114. hsyncstart = hblankstart + info->var.right_margin;
  115. hsyncend = hsyncstart + info->var.hsync_len;
  116. hblankend = hsyncend + info->var.left_margin;
  117. htotal = hblankend;
  118. vactive = info->var.yres;
  119. vblankstart = vactive;
  120. vsyncstart = vblankstart + info->var.lower_margin;
  121. vsyncend = vsyncstart + info->var.vsync_len;
  122. vblankend = vsyncend + info->var.upper_margin;
  123. vtotal = vblankend;
  124. val = (hactive - 1) | ((htotal - 1) << 16);
  125. writel(val, par->dc_regs + DC_H_TIMING_1);
  126. val = (hblankstart - 1) | ((hblankend - 1) << 16);
  127. writel(val, par->dc_regs + DC_H_TIMING_2);
  128. val = (hsyncstart - 1) | ((hsyncend - 1) << 16);
  129. writel(val, par->dc_regs + DC_H_TIMING_3);
  130. writel(val, par->dc_regs + DC_FP_H_TIMING);
  131. val = (vactive - 1) | ((vtotal - 1) << 16);
  132. writel(val, par->dc_regs + DC_V_TIMING_1);
  133. val = (vblankstart - 1) | ((vblankend - 1) << 16);
  134. writel(val, par->dc_regs + DC_V_TIMING_2);
  135. val = (vsyncstart - 1) | ((vsyncend - 1) << 16);
  136. writel(val, par->dc_regs + DC_V_TIMING_3);
  137. val = (vsyncstart - 2) | ((vsyncend - 2) << 16);
  138. writel(val, par->dc_regs + DC_FP_V_TIMING);
  139. /* Write final register values. */
  140. writel(ocfg, par->dc_regs + DC_OUTPUT_CFG);
  141. writel(tcfg, par->dc_regs + DC_TIMING_CFG);
  142. udelay(1000); /* delay after TIMING_CFG. FIXME: perhaps a little long */
  143. writel(gcfg, par->dc_regs + DC_GENERAL_CFG);
  144. par->vid_ops->configure_display(info);
  145. /* Relock display controller registers */
  146. writel(0, par->dc_regs + DC_UNLOCK);
  147. /* FIXME: write line_length and bpp to Graphics Pipeline GP_BLT_STATUS
  148. * register. */
  149. }
  150. static void gx1_set_hw_palette_reg(struct fb_info *info, unsigned regno,
  151. unsigned red, unsigned green, unsigned blue)
  152. {
  153. struct geodefb_par *par = info->par;
  154. int val;
  155. /* Hardware palette is in RGB 6-6-6 format. */
  156. val = (red << 2) & 0x3f000;
  157. val |= (green >> 4) & 0x00fc0;
  158. val |= (blue >> 10) & 0x0003f;
  159. writel(regno, par->dc_regs + DC_PAL_ADDRESS);
  160. writel(val, par->dc_regs + DC_PAL_DATA);
  161. }
  162. const struct geode_dc_ops gx1_dc_ops = {
  163. .set_mode = gx1_set_mode,
  164. .set_palette_reg = gx1_set_hw_palette_reg,
  165. };