display_gx.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Geode GX display controller.
  4. *
  5. * Copyright (C) 2005 Arcom Control Systems Ltd.
  6. *
  7. * Portions from AMD's original 2.4 driver:
  8. * Copyright (C) 2004 Advanced Micro Devices, Inc.
  9. */
  10. #include <linux/spinlock.h>
  11. #include <linux/fb.h>
  12. #include <linux/delay.h>
  13. #include <asm/io.h>
  14. #include <asm/div64.h>
  15. #include <asm/delay.h>
  16. #include <linux/cs5535.h>
  17. #include "gxfb.h"
  18. unsigned int gx_frame_buffer_size(void)
  19. {
  20. unsigned int val;
  21. if (!cs5535_has_vsa2()) {
  22. uint32_t hi, lo;
  23. /* The number of pages is (PMAX - PMIN)+1 */
  24. rdmsr(MSR_GLIU_P2D_RO0, lo, hi);
  25. /* PMAX */
  26. val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);
  27. /* PMIN */
  28. val -= (lo & 0x000fffff);
  29. val += 1;
  30. /* The page size is 4k */
  31. return (val << 12);
  32. }
  33. /* FB size can be obtained from the VSA II */
  34. /* Virtual register class = 0x02 */
  35. /* VG_MEM_SIZE(512Kb units) = 0x00 */
  36. outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);
  37. outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);
  38. val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFFl;
  39. return (val << 19);
  40. }
  41. int gx_line_delta(int xres, int bpp)
  42. {
  43. /* Must be a multiple of 8 bytes. */
  44. return (xres * (bpp >> 3) + 7) & ~0x7;
  45. }
  46. void gx_set_mode(struct fb_info *info)
  47. {
  48. struct gxfb_par *par = info->par;
  49. u32 gcfg, dcfg;
  50. int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;
  51. int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;
  52. /* Unlock the display controller registers. */
  53. write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);
  54. gcfg = read_dc(par, DC_GENERAL_CFG);
  55. dcfg = read_dc(par, DC_DISPLAY_CFG);
  56. /* Disable the timing generator. */
  57. dcfg &= ~DC_DISPLAY_CFG_TGEN;
  58. write_dc(par, DC_DISPLAY_CFG, dcfg);
  59. /* Wait for pending memory requests before disabling the FIFO load. */
  60. udelay(100);
  61. /* Disable FIFO load and compression. */
  62. gcfg &= ~(DC_GENERAL_CFG_DFLE | DC_GENERAL_CFG_CMPE |
  63. DC_GENERAL_CFG_DECE);
  64. write_dc(par, DC_GENERAL_CFG, gcfg);
  65. /* Setup DCLK and its divisor. */
  66. gx_set_dclk_frequency(info);
  67. /*
  68. * Setup new mode.
  69. */
  70. /* Clear all unused feature bits. */
  71. gcfg &= DC_GENERAL_CFG_YUVM | DC_GENERAL_CFG_VDSE;
  72. dcfg = 0;
  73. /* Set FIFO priority (default 6/5) and enable. */
  74. /* FIXME: increase fifo priority for 1280x1024 and higher modes? */
  75. gcfg |= (6 << DC_GENERAL_CFG_DFHPEL_SHIFT) |
  76. (5 << DC_GENERAL_CFG_DFHPSL_SHIFT) | DC_GENERAL_CFG_DFLE;
  77. /* Framebuffer start offset. */
  78. write_dc(par, DC_FB_ST_OFFSET, 0);
  79. /* Line delta and line buffer length. */
  80. write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);
  81. write_dc(par, DC_LINE_SIZE,
  82. ((info->var.xres * info->var.bits_per_pixel/8) >> 3) + 2);
  83. /* Enable graphics and video data and unmask address lines. */
  84. dcfg |= DC_DISPLAY_CFG_GDEN | DC_DISPLAY_CFG_VDEN |
  85. DC_DISPLAY_CFG_A20M | DC_DISPLAY_CFG_A18M;
  86. /* Set pixel format. */
  87. switch (info->var.bits_per_pixel) {
  88. case 8:
  89. dcfg |= DC_DISPLAY_CFG_DISP_MODE_8BPP;
  90. break;
  91. case 16:
  92. dcfg |= DC_DISPLAY_CFG_DISP_MODE_16BPP;
  93. break;
  94. case 32:
  95. dcfg |= DC_DISPLAY_CFG_DISP_MODE_24BPP;
  96. dcfg |= DC_DISPLAY_CFG_PALB;
  97. break;
  98. }
  99. /* Enable timing generator. */
  100. dcfg |= DC_DISPLAY_CFG_TGEN;
  101. /* Horizontal and vertical timings. */
  102. hactive = info->var.xres;
  103. hblankstart = hactive;
  104. hsyncstart = hblankstart + info->var.right_margin;
  105. hsyncend = hsyncstart + info->var.hsync_len;
  106. hblankend = hsyncend + info->var.left_margin;
  107. htotal = hblankend;
  108. vactive = info->var.yres;
  109. vblankstart = vactive;
  110. vsyncstart = vblankstart + info->var.lower_margin;
  111. vsyncend = vsyncstart + info->var.vsync_len;
  112. vblankend = vsyncend + info->var.upper_margin;
  113. vtotal = vblankend;
  114. write_dc(par, DC_H_ACTIVE_TIMING, (hactive - 1) |
  115. ((htotal - 1) << 16));
  116. write_dc(par, DC_H_BLANK_TIMING, (hblankstart - 1) |
  117. ((hblankend - 1) << 16));
  118. write_dc(par, DC_H_SYNC_TIMING, (hsyncstart - 1) |
  119. ((hsyncend - 1) << 16));
  120. write_dc(par, DC_V_ACTIVE_TIMING, (vactive - 1) |
  121. ((vtotal - 1) << 16));
  122. write_dc(par, DC_V_BLANK_TIMING, (vblankstart - 1) |
  123. ((vblankend - 1) << 16));
  124. write_dc(par, DC_V_SYNC_TIMING, (vsyncstart - 1) |
  125. ((vsyncend - 1) << 16));
  126. /* Write final register values. */
  127. write_dc(par, DC_DISPLAY_CFG, dcfg);
  128. write_dc(par, DC_GENERAL_CFG, gcfg);
  129. gx_configure_display(info);
  130. /* Relock display controller registers */
  131. write_dc(par, DC_UNLOCK, DC_UNLOCK_LOCK);
  132. }
  133. void gx_set_hw_palette_reg(struct fb_info *info, unsigned regno,
  134. unsigned red, unsigned green, unsigned blue)
  135. {
  136. struct gxfb_par *par = info->par;
  137. int val;
  138. /* Hardware palette is in RGB 8-8-8 format. */
  139. val = (red << 8) & 0xff0000;
  140. val |= (green) & 0x00ff00;
  141. val |= (blue >> 8) & 0x0000ff;
  142. write_dc(par, DC_PAL_ADDRESS, regno);
  143. write_dc(par, DC_PAL_DATA, val);
  144. }