da8xx-fb.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2008-2009 MontaVista Software Inc.
  4. * Copyright (C) 2008-2009 Texas Instruments Inc
  5. *
  6. * Based on the LCD driver for TI Avalanche processors written by
  7. * Ajay Singh and Shalom Hai.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/fb.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/device.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/uaccess.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/wait.h>
  19. #include <linux/clk.h>
  20. #include <linux/cpufreq.h>
  21. #include <linux/console.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/lcm.h>
  27. #include <video/da8xx-fb.h>
  28. #include <asm/div64.h>
  29. #define DRIVER_NAME "da8xx_lcdc"
  30. #define LCD_VERSION_1 1
  31. #define LCD_VERSION_2 2
  32. /* LCD Status Register */
  33. #define LCD_END_OF_FRAME1 BIT(9)
  34. #define LCD_END_OF_FRAME0 BIT(8)
  35. #define LCD_PL_LOAD_DONE BIT(6)
  36. #define LCD_FIFO_UNDERFLOW BIT(5)
  37. #define LCD_SYNC_LOST BIT(2)
  38. #define LCD_FRAME_DONE BIT(0)
  39. /* LCD DMA Control Register */
  40. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  41. #define LCD_DMA_BURST_1 0x0
  42. #define LCD_DMA_BURST_2 0x1
  43. #define LCD_DMA_BURST_4 0x2
  44. #define LCD_DMA_BURST_8 0x3
  45. #define LCD_DMA_BURST_16 0x4
  46. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  47. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  48. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  49. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  50. /* LCD Control Register */
  51. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  52. #define LCD_RASTER_MODE 0x01
  53. /* LCD Raster Control Register */
  54. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  55. #define PALETTE_AND_DATA 0x00
  56. #define PALETTE_ONLY 0x01
  57. #define DATA_ONLY 0x02
  58. #define LCD_MONO_8BIT_MODE BIT(9)
  59. #define LCD_RASTER_ORDER BIT(8)
  60. #define LCD_TFT_MODE BIT(7)
  61. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  62. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  63. #define LCD_V1_PL_INT_ENA BIT(4)
  64. #define LCD_V2_PL_INT_ENA BIT(6)
  65. #define LCD_MONOCHROME_MODE BIT(1)
  66. #define LCD_RASTER_ENABLE BIT(0)
  67. #define LCD_TFT_ALT_ENABLE BIT(23)
  68. #define LCD_STN_565_ENABLE BIT(24)
  69. #define LCD_V2_DMA_CLK_EN BIT(2)
  70. #define LCD_V2_LIDD_CLK_EN BIT(1)
  71. #define LCD_V2_CORE_CLK_EN BIT(0)
  72. #define LCD_V2_LPP_B10 26
  73. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  74. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  75. /* LCD Raster Timing 2 Register */
  76. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  77. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  78. #define LCD_SYNC_CTRL BIT(25)
  79. #define LCD_SYNC_EDGE BIT(24)
  80. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  81. #define LCD_INVERT_LINE_CLOCK BIT(21)
  82. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  83. /* LCD Block */
  84. #define LCD_PID_REG 0x0
  85. #define LCD_CTRL_REG 0x4
  86. #define LCD_STAT_REG 0x8
  87. #define LCD_RASTER_CTRL_REG 0x28
  88. #define LCD_RASTER_TIMING_0_REG 0x2C
  89. #define LCD_RASTER_TIMING_1_REG 0x30
  90. #define LCD_RASTER_TIMING_2_REG 0x34
  91. #define LCD_DMA_CTRL_REG 0x40
  92. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  93. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  94. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  95. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  96. /* Interrupt Registers available only in Version 2 */
  97. #define LCD_RAW_STAT_REG 0x58
  98. #define LCD_MASKED_STAT_REG 0x5c
  99. #define LCD_INT_ENABLE_SET_REG 0x60
  100. #define LCD_INT_ENABLE_CLR_REG 0x64
  101. #define LCD_END_OF_INT_IND_REG 0x68
  102. /* Clock registers available only on Version 2 */
  103. #define LCD_CLK_ENABLE_REG 0x6c
  104. #define LCD_CLK_RESET_REG 0x70
  105. #define LCD_CLK_MAIN_RESET BIT(3)
  106. #define LCD_NUM_BUFFERS 2
  107. #define PALETTE_SIZE 256
  108. #define CLK_MIN_DIV 2
  109. #define CLK_MAX_DIV 255
  110. static void __iomem *da8xx_fb_reg_base;
  111. static unsigned int lcd_revision;
  112. static irq_handler_t lcdc_irq_handler;
  113. static wait_queue_head_t frame_done_wq;
  114. static int frame_done_flag;
  115. static unsigned int lcdc_read(unsigned int addr)
  116. {
  117. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  118. }
  119. static void lcdc_write(unsigned int val, unsigned int addr)
  120. {
  121. __raw_writel(val, da8xx_fb_reg_base + (addr));
  122. }
  123. struct da8xx_fb_par {
  124. struct device *dev;
  125. dma_addr_t p_palette_base;
  126. unsigned char *v_palette_base;
  127. dma_addr_t vram_phys;
  128. unsigned long vram_size;
  129. void *vram_virt;
  130. unsigned int dma_start;
  131. unsigned int dma_end;
  132. struct clk *lcdc_clk;
  133. int irq;
  134. unsigned int palette_sz;
  135. int blank;
  136. wait_queue_head_t vsync_wait;
  137. int vsync_flag;
  138. int vsync_timeout;
  139. spinlock_t lock_for_chan_update;
  140. /*
  141. * LCDC has 2 ping pong DMA channels, channel 0
  142. * and channel 1.
  143. */
  144. unsigned int which_dma_channel_done;
  145. #ifdef CONFIG_CPU_FREQ
  146. struct notifier_block freq_transition;
  147. #endif
  148. unsigned int lcdc_clk_rate;
  149. struct regulator *lcd_supply;
  150. u32 pseudo_palette[16];
  151. struct fb_videomode mode;
  152. struct lcd_ctrl_config cfg;
  153. };
  154. static struct fb_var_screeninfo da8xx_fb_var;
  155. static struct fb_fix_screeninfo da8xx_fb_fix = {
  156. .id = "DA8xx FB Drv",
  157. .type = FB_TYPE_PACKED_PIXELS,
  158. .type_aux = 0,
  159. .visual = FB_VISUAL_PSEUDOCOLOR,
  160. .xpanstep = 0,
  161. .ypanstep = 1,
  162. .ywrapstep = 0,
  163. .accel = FB_ACCEL_NONE
  164. };
  165. static struct fb_videomode known_lcd_panels[] = {
  166. /* Sharp LCD035Q3DG01 */
  167. [0] = {
  168. .name = "Sharp_LCD035Q3DG01",
  169. .xres = 320,
  170. .yres = 240,
  171. .pixclock = KHZ2PICOS(4607),
  172. .left_margin = 6,
  173. .right_margin = 8,
  174. .upper_margin = 2,
  175. .lower_margin = 2,
  176. .hsync_len = 0,
  177. .vsync_len = 0,
  178. .sync = FB_SYNC_CLK_INVERT,
  179. },
  180. /* Sharp LK043T1DG01 */
  181. [1] = {
  182. .name = "Sharp_LK043T1DG01",
  183. .xres = 480,
  184. .yres = 272,
  185. .pixclock = KHZ2PICOS(7833),
  186. .left_margin = 2,
  187. .right_margin = 2,
  188. .upper_margin = 2,
  189. .lower_margin = 2,
  190. .hsync_len = 41,
  191. .vsync_len = 10,
  192. .sync = 0,
  193. .flag = 0,
  194. },
  195. [2] = {
  196. /* Hitachi SP10Q010 */
  197. .name = "SP10Q010",
  198. .xres = 320,
  199. .yres = 240,
  200. .pixclock = KHZ2PICOS(7833),
  201. .left_margin = 10,
  202. .right_margin = 10,
  203. .upper_margin = 10,
  204. .lower_margin = 10,
  205. .hsync_len = 10,
  206. .vsync_len = 10,
  207. .sync = 0,
  208. .flag = 0,
  209. },
  210. [3] = {
  211. /* Densitron 84-0023-001T */
  212. .name = "Densitron_84-0023-001T",
  213. .xres = 320,
  214. .yres = 240,
  215. .pixclock = KHZ2PICOS(6400),
  216. .left_margin = 0,
  217. .right_margin = 0,
  218. .upper_margin = 0,
  219. .lower_margin = 0,
  220. .hsync_len = 30,
  221. .vsync_len = 3,
  222. .sync = 0,
  223. },
  224. };
  225. static bool da8xx_fb_is_raster_enabled(void)
  226. {
  227. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  228. }
  229. /* Enable the Raster Engine of the LCD Controller */
  230. static void lcd_enable_raster(void)
  231. {
  232. u32 reg;
  233. /* Put LCDC in reset for several cycles */
  234. if (lcd_revision == LCD_VERSION_2)
  235. /* Write 1 to reset LCDC */
  236. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  237. mdelay(1);
  238. /* Bring LCDC out of reset */
  239. if (lcd_revision == LCD_VERSION_2)
  240. lcdc_write(0, LCD_CLK_RESET_REG);
  241. mdelay(1);
  242. /* Above reset sequence doesnot reset register context */
  243. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  244. if (!(reg & LCD_RASTER_ENABLE))
  245. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  246. }
  247. /* Disable the Raster Engine of the LCD Controller */
  248. static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
  249. {
  250. u32 reg;
  251. int ret;
  252. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  253. if (reg & LCD_RASTER_ENABLE)
  254. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  255. else
  256. /* return if already disabled */
  257. return;
  258. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  259. (lcd_revision == LCD_VERSION_2)) {
  260. frame_done_flag = 0;
  261. ret = wait_event_interruptible_timeout(frame_done_wq,
  262. frame_done_flag != 0,
  263. msecs_to_jiffies(50));
  264. if (ret == 0)
  265. pr_err("LCD Controller timed out\n");
  266. }
  267. }
  268. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  269. {
  270. u32 start;
  271. u32 end;
  272. u32 reg_ras;
  273. u32 reg_dma;
  274. u32 reg_int;
  275. /* init reg to clear PLM (loading mode) fields */
  276. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  277. reg_ras &= ~(3 << 20);
  278. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  279. if (load_mode == LOAD_DATA) {
  280. start = par->dma_start;
  281. end = par->dma_end;
  282. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  283. if (lcd_revision == LCD_VERSION_1) {
  284. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  285. } else {
  286. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  287. LCD_V2_END_OF_FRAME0_INT_ENA |
  288. LCD_V2_END_OF_FRAME1_INT_ENA |
  289. LCD_FRAME_DONE | LCD_SYNC_LOST;
  290. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  291. }
  292. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  293. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  294. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  295. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  296. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  297. } else if (load_mode == LOAD_PALETTE) {
  298. start = par->p_palette_base;
  299. end = start + par->palette_sz - 1;
  300. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  301. if (lcd_revision == LCD_VERSION_1) {
  302. reg_ras |= LCD_V1_PL_INT_ENA;
  303. } else {
  304. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  305. LCD_V2_PL_INT_ENA;
  306. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  307. }
  308. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  309. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  310. }
  311. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  312. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  313. /*
  314. * The Raster enable bit must be set after all other control fields are
  315. * set.
  316. */
  317. lcd_enable_raster();
  318. }
  319. /* Configure the Burst Size and fifo threhold of DMA */
  320. static int lcd_cfg_dma(int burst_size, int fifo_th)
  321. {
  322. u32 reg;
  323. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  324. switch (burst_size) {
  325. case 1:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  327. break;
  328. case 2:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  330. break;
  331. case 4:
  332. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  333. break;
  334. case 8:
  335. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  336. break;
  337. case 16:
  338. default:
  339. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  340. break;
  341. }
  342. reg |= (fifo_th << 8);
  343. lcdc_write(reg, LCD_DMA_CTRL_REG);
  344. return 0;
  345. }
  346. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  347. {
  348. u32 reg;
  349. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  350. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  351. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  352. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  353. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  354. }
  355. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  356. int front_porch)
  357. {
  358. u32 reg;
  359. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0x3ff;
  360. reg |= (((back_porch-1) & 0xff) << 24)
  361. | (((front_porch-1) & 0xff) << 16)
  362. | (((pulse_width-1) & 0x3f) << 10);
  363. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  364. /*
  365. * LCDC Version 2 adds some extra bits that increase the allowable
  366. * size of the horizontal timing registers.
  367. * remember that the registers use 0 to represent 1 so all values
  368. * that get set into register need to be decremented by 1
  369. */
  370. if (lcd_revision == LCD_VERSION_2) {
  371. /* Mask off the bits we want to change */
  372. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
  373. reg |= ((front_porch-1) & 0x300) >> 8;
  374. reg |= ((back_porch-1) & 0x300) >> 4;
  375. reg |= ((pulse_width-1) & 0x3c0) << 21;
  376. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  377. }
  378. }
  379. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  380. int front_porch)
  381. {
  382. u32 reg;
  383. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  384. reg |= ((back_porch & 0xff) << 24)
  385. | ((front_porch & 0xff) << 16)
  386. | (((pulse_width-1) & 0x3f) << 10);
  387. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  388. }
  389. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  390. struct fb_videomode *panel)
  391. {
  392. u32 reg;
  393. u32 reg_int;
  394. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  395. LCD_MONO_8BIT_MODE |
  396. LCD_MONOCHROME_MODE);
  397. switch (cfg->panel_shade) {
  398. case MONOCHROME:
  399. reg |= LCD_MONOCHROME_MODE;
  400. if (cfg->mono_8bit_mode)
  401. reg |= LCD_MONO_8BIT_MODE;
  402. break;
  403. case COLOR_ACTIVE:
  404. reg |= LCD_TFT_MODE;
  405. if (cfg->tft_alt_mode)
  406. reg |= LCD_TFT_ALT_ENABLE;
  407. break;
  408. case COLOR_PASSIVE:
  409. /* AC bias applicable only for Pasive panels */
  410. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  411. if (cfg->bpp == 12 && cfg->stn_565_mode)
  412. reg |= LCD_STN_565_ENABLE;
  413. break;
  414. default:
  415. return -EINVAL;
  416. }
  417. /* enable additional interrupts here */
  418. if (lcd_revision == LCD_VERSION_1) {
  419. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  420. } else {
  421. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  422. LCD_V2_UNDERFLOW_INT_ENA;
  423. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  424. }
  425. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  426. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  427. reg |= LCD_SYNC_CTRL;
  428. if (cfg->sync_edge)
  429. reg |= LCD_SYNC_EDGE;
  430. else
  431. reg &= ~LCD_SYNC_EDGE;
  432. if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
  433. reg |= LCD_INVERT_LINE_CLOCK;
  434. else
  435. reg &= ~LCD_INVERT_LINE_CLOCK;
  436. if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
  437. reg |= LCD_INVERT_FRAME_CLOCK;
  438. else
  439. reg &= ~LCD_INVERT_FRAME_CLOCK;
  440. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  441. return 0;
  442. }
  443. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  444. u32 bpp, u32 raster_order)
  445. {
  446. u32 reg;
  447. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  448. return -EINVAL;
  449. /* Set the Panel Width */
  450. /* Pixels per line = (PPL + 1)*16 */
  451. if (lcd_revision == LCD_VERSION_1) {
  452. /*
  453. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  454. * pixels.
  455. */
  456. width &= 0x3f0;
  457. } else {
  458. /*
  459. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  460. * pixels.
  461. */
  462. width &= 0x7f0;
  463. }
  464. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  465. reg &= 0xfffffc00;
  466. if (lcd_revision == LCD_VERSION_1) {
  467. reg |= ((width >> 4) - 1) << 4;
  468. } else {
  469. width = (width >> 4) - 1;
  470. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  471. }
  472. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  473. /* Set the Panel Height */
  474. /* Set bits 9:0 of Lines Per Pixel */
  475. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  476. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  477. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  478. /* Set bit 10 of Lines Per Pixel */
  479. if (lcd_revision == LCD_VERSION_2) {
  480. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  481. reg |= ((height - 1) & 0x400) << 16;
  482. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  483. }
  484. /* Set the Raster Order of the Frame Buffer */
  485. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  486. if (raster_order)
  487. reg |= LCD_RASTER_ORDER;
  488. par->palette_sz = 16 * 2;
  489. switch (bpp) {
  490. case 1:
  491. case 2:
  492. case 4:
  493. case 16:
  494. break;
  495. case 24:
  496. reg |= LCD_V2_TFT_24BPP_MODE;
  497. break;
  498. case 32:
  499. reg |= LCD_V2_TFT_24BPP_MODE;
  500. reg |= LCD_V2_TFT_24BPP_UNPACK;
  501. break;
  502. case 8:
  503. par->palette_sz = 256 * 2;
  504. break;
  505. default:
  506. return -EINVAL;
  507. }
  508. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  509. return 0;
  510. }
  511. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  512. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  513. unsigned blue, unsigned transp,
  514. struct fb_info *info)
  515. {
  516. struct da8xx_fb_par *par = info->par;
  517. unsigned short *palette = (unsigned short *) par->v_palette_base;
  518. u_short pal;
  519. int update_hw = 0;
  520. if (regno > 255)
  521. return 1;
  522. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  523. return 1;
  524. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  525. return -EINVAL;
  526. switch (info->fix.visual) {
  527. case FB_VISUAL_TRUECOLOR:
  528. red = CNVT_TOHW(red, info->var.red.length);
  529. green = CNVT_TOHW(green, info->var.green.length);
  530. blue = CNVT_TOHW(blue, info->var.blue.length);
  531. break;
  532. case FB_VISUAL_PSEUDOCOLOR:
  533. switch (info->var.bits_per_pixel) {
  534. case 4:
  535. if (regno > 15)
  536. return -EINVAL;
  537. if (info->var.grayscale) {
  538. pal = regno;
  539. } else {
  540. red >>= 4;
  541. green >>= 8;
  542. blue >>= 12;
  543. pal = red & 0x0f00;
  544. pal |= green & 0x00f0;
  545. pal |= blue & 0x000f;
  546. }
  547. if (regno == 0)
  548. pal |= 0x2000;
  549. palette[regno] = pal;
  550. break;
  551. case 8:
  552. red >>= 4;
  553. green >>= 8;
  554. blue >>= 12;
  555. pal = (red & 0x0f00);
  556. pal |= (green & 0x00f0);
  557. pal |= (blue & 0x000f);
  558. if (palette[regno] != pal) {
  559. update_hw = 1;
  560. palette[regno] = pal;
  561. }
  562. break;
  563. }
  564. break;
  565. }
  566. /* Truecolor has hardware independent palette */
  567. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  568. u32 v;
  569. if (regno > 15)
  570. return -EINVAL;
  571. v = (red << info->var.red.offset) |
  572. (green << info->var.green.offset) |
  573. (blue << info->var.blue.offset);
  574. ((u32 *) (info->pseudo_palette))[regno] = v;
  575. if (palette[0] != 0x4000) {
  576. update_hw = 1;
  577. palette[0] = 0x4000;
  578. }
  579. }
  580. /* Update the palette in the h/w as needed. */
  581. if (update_hw)
  582. lcd_blit(LOAD_PALETTE, par);
  583. return 0;
  584. }
  585. #undef CNVT_TOHW
  586. static void da8xx_fb_lcd_reset(void)
  587. {
  588. /* DMA has to be disabled */
  589. lcdc_write(0, LCD_DMA_CTRL_REG);
  590. lcdc_write(0, LCD_RASTER_CTRL_REG);
  591. if (lcd_revision == LCD_VERSION_2) {
  592. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  593. /* Write 1 to reset */
  594. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  595. lcdc_write(0, LCD_CLK_RESET_REG);
  596. }
  597. }
  598. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  599. unsigned lcdc_clk_div,
  600. unsigned lcdc_clk_rate)
  601. {
  602. int ret;
  603. if (par->lcdc_clk_rate != lcdc_clk_rate) {
  604. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  605. if (ret) {
  606. dev_err(par->dev,
  607. "unable to set clock rate at %u\n",
  608. lcdc_clk_rate);
  609. return ret;
  610. }
  611. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  612. }
  613. /* Configure the LCD clock divisor. */
  614. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  615. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  616. if (lcd_revision == LCD_VERSION_2)
  617. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  618. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  619. return 0;
  620. }
  621. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  622. unsigned pixclock,
  623. unsigned *lcdc_clk_rate)
  624. {
  625. unsigned lcdc_clk_div;
  626. pixclock = PICOS2KHZ(pixclock) * 1000;
  627. *lcdc_clk_rate = par->lcdc_clk_rate;
  628. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  629. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  630. pixclock * CLK_MAX_DIV);
  631. lcdc_clk_div = CLK_MAX_DIV;
  632. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  633. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  634. pixclock * CLK_MIN_DIV);
  635. lcdc_clk_div = CLK_MIN_DIV;
  636. } else {
  637. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  638. }
  639. return lcdc_clk_div;
  640. }
  641. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  642. struct fb_videomode *mode)
  643. {
  644. unsigned lcdc_clk_rate;
  645. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  646. &lcdc_clk_rate);
  647. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  648. }
  649. static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  650. unsigned pixclock)
  651. {
  652. unsigned lcdc_clk_div, lcdc_clk_rate;
  653. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  654. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  655. }
  656. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  657. struct fb_videomode *panel)
  658. {
  659. u32 bpp;
  660. int ret = 0;
  661. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  662. if (ret) {
  663. dev_err(par->dev, "unable to configure clock\n");
  664. return ret;
  665. }
  666. if (panel->sync & FB_SYNC_CLK_INVERT)
  667. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  668. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  669. else
  670. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  671. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  672. /* Configure the DMA burst size and fifo threshold. */
  673. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  674. if (ret < 0)
  675. return ret;
  676. /* Configure the vertical and horizontal sync properties. */
  677. lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
  678. panel->lower_margin);
  679. lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
  680. panel->right_margin);
  681. /* Configure for disply */
  682. ret = lcd_cfg_display(cfg, panel);
  683. if (ret < 0)
  684. return ret;
  685. bpp = cfg->bpp;
  686. if (bpp == 12)
  687. bpp = 16;
  688. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  689. (unsigned int)panel->yres, bpp,
  690. cfg->raster_order);
  691. if (ret < 0)
  692. return ret;
  693. /* Configure FDD */
  694. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  695. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  696. return 0;
  697. }
  698. /* IRQ handler for version 2 of LCDC */
  699. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  700. {
  701. struct da8xx_fb_par *par = arg;
  702. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  703. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  704. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  705. lcdc_write(stat, LCD_MASKED_STAT_REG);
  706. lcd_enable_raster();
  707. } else if (stat & LCD_PL_LOAD_DONE) {
  708. /*
  709. * Must disable raster before changing state of any control bit.
  710. * And also must be disabled before clearing the PL loading
  711. * interrupt via the following write to the status register. If
  712. * this is done after then one gets multiple PL done interrupts.
  713. */
  714. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  715. lcdc_write(stat, LCD_MASKED_STAT_REG);
  716. /* Disable PL completion interrupt */
  717. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  718. /* Setup and start data loading mode */
  719. lcd_blit(LOAD_DATA, par);
  720. } else {
  721. lcdc_write(stat, LCD_MASKED_STAT_REG);
  722. if (stat & LCD_END_OF_FRAME0) {
  723. par->which_dma_channel_done = 0;
  724. lcdc_write(par->dma_start,
  725. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  726. lcdc_write(par->dma_end,
  727. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  728. par->vsync_flag = 1;
  729. wake_up_interruptible(&par->vsync_wait);
  730. }
  731. if (stat & LCD_END_OF_FRAME1) {
  732. par->which_dma_channel_done = 1;
  733. lcdc_write(par->dma_start,
  734. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  735. lcdc_write(par->dma_end,
  736. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  737. par->vsync_flag = 1;
  738. wake_up_interruptible(&par->vsync_wait);
  739. }
  740. /* Set only when controller is disabled and at the end of
  741. * active frame
  742. */
  743. if (stat & BIT(0)) {
  744. frame_done_flag = 1;
  745. wake_up_interruptible(&frame_done_wq);
  746. }
  747. }
  748. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  749. return IRQ_HANDLED;
  750. }
  751. /* IRQ handler for version 1 LCDC */
  752. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  753. {
  754. struct da8xx_fb_par *par = arg;
  755. u32 stat = lcdc_read(LCD_STAT_REG);
  756. u32 reg_ras;
  757. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  758. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  759. lcdc_write(stat, LCD_STAT_REG);
  760. lcd_enable_raster();
  761. } else if (stat & LCD_PL_LOAD_DONE) {
  762. /*
  763. * Must disable raster before changing state of any control bit.
  764. * And also must be disabled before clearing the PL loading
  765. * interrupt via the following write to the status register. If
  766. * this is done after then one gets multiple PL done interrupts.
  767. */
  768. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  769. lcdc_write(stat, LCD_STAT_REG);
  770. /* Disable PL completion inerrupt */
  771. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  772. reg_ras &= ~LCD_V1_PL_INT_ENA;
  773. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  774. /* Setup and start data loading mode */
  775. lcd_blit(LOAD_DATA, par);
  776. } else {
  777. lcdc_write(stat, LCD_STAT_REG);
  778. if (stat & LCD_END_OF_FRAME0) {
  779. par->which_dma_channel_done = 0;
  780. lcdc_write(par->dma_start,
  781. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  782. lcdc_write(par->dma_end,
  783. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  784. par->vsync_flag = 1;
  785. wake_up_interruptible(&par->vsync_wait);
  786. }
  787. if (stat & LCD_END_OF_FRAME1) {
  788. par->which_dma_channel_done = 1;
  789. lcdc_write(par->dma_start,
  790. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  791. lcdc_write(par->dma_end,
  792. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  793. par->vsync_flag = 1;
  794. wake_up_interruptible(&par->vsync_wait);
  795. }
  796. }
  797. return IRQ_HANDLED;
  798. }
  799. static int fb_check_var(struct fb_var_screeninfo *var,
  800. struct fb_info *info)
  801. {
  802. int err = 0;
  803. struct da8xx_fb_par *par = info->par;
  804. int bpp = var->bits_per_pixel >> 3;
  805. unsigned long line_size = var->xres_virtual * bpp;
  806. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  807. return -EINVAL;
  808. switch (var->bits_per_pixel) {
  809. case 1:
  810. case 8:
  811. var->red.offset = 0;
  812. var->red.length = 8;
  813. var->green.offset = 0;
  814. var->green.length = 8;
  815. var->blue.offset = 0;
  816. var->blue.length = 8;
  817. var->transp.offset = 0;
  818. var->transp.length = 0;
  819. var->nonstd = 0;
  820. break;
  821. case 4:
  822. var->red.offset = 0;
  823. var->red.length = 4;
  824. var->green.offset = 0;
  825. var->green.length = 4;
  826. var->blue.offset = 0;
  827. var->blue.length = 4;
  828. var->transp.offset = 0;
  829. var->transp.length = 0;
  830. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  831. break;
  832. case 16: /* RGB 565 */
  833. var->red.offset = 11;
  834. var->red.length = 5;
  835. var->green.offset = 5;
  836. var->green.length = 6;
  837. var->blue.offset = 0;
  838. var->blue.length = 5;
  839. var->transp.offset = 0;
  840. var->transp.length = 0;
  841. var->nonstd = 0;
  842. break;
  843. case 24:
  844. var->red.offset = 16;
  845. var->red.length = 8;
  846. var->green.offset = 8;
  847. var->green.length = 8;
  848. var->blue.offset = 0;
  849. var->blue.length = 8;
  850. var->nonstd = 0;
  851. break;
  852. case 32:
  853. var->transp.offset = 24;
  854. var->transp.length = 8;
  855. var->red.offset = 16;
  856. var->red.length = 8;
  857. var->green.offset = 8;
  858. var->green.length = 8;
  859. var->blue.offset = 0;
  860. var->blue.length = 8;
  861. var->nonstd = 0;
  862. break;
  863. default:
  864. err = -EINVAL;
  865. }
  866. var->red.msb_right = 0;
  867. var->green.msb_right = 0;
  868. var->blue.msb_right = 0;
  869. var->transp.msb_right = 0;
  870. if (line_size * var->yres_virtual > par->vram_size)
  871. var->yres_virtual = par->vram_size / line_size;
  872. if (var->yres > var->yres_virtual)
  873. var->yres = var->yres_virtual;
  874. if (var->xres > var->xres_virtual)
  875. var->xres = var->xres_virtual;
  876. if (var->xres + var->xoffset > var->xres_virtual)
  877. var->xoffset = var->xres_virtual - var->xres;
  878. if (var->yres + var->yoffset > var->yres_virtual)
  879. var->yoffset = var->yres_virtual - var->yres;
  880. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  881. return err;
  882. }
  883. #ifdef CONFIG_CPU_FREQ
  884. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  885. unsigned long val, void *data)
  886. {
  887. struct da8xx_fb_par *par;
  888. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  889. if (val == CPUFREQ_POSTCHANGE) {
  890. if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
  891. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  892. lcd_disable_raster(DA8XX_FRAME_WAIT);
  893. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  894. if (par->blank == FB_BLANK_UNBLANK)
  895. lcd_enable_raster();
  896. }
  897. }
  898. return 0;
  899. }
  900. static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  901. {
  902. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  903. return cpufreq_register_notifier(&par->freq_transition,
  904. CPUFREQ_TRANSITION_NOTIFIER);
  905. }
  906. static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  907. {
  908. cpufreq_unregister_notifier(&par->freq_transition,
  909. CPUFREQ_TRANSITION_NOTIFIER);
  910. }
  911. #endif
  912. static int fb_remove(struct platform_device *dev)
  913. {
  914. struct fb_info *info = platform_get_drvdata(dev);
  915. struct da8xx_fb_par *par = info->par;
  916. int ret;
  917. #ifdef CONFIG_CPU_FREQ
  918. lcd_da8xx_cpufreq_deregister(par);
  919. #endif
  920. if (par->lcd_supply) {
  921. ret = regulator_disable(par->lcd_supply);
  922. if (ret)
  923. dev_warn(&dev->dev, "Failed to disable regulator (%pe)\n",
  924. ERR_PTR(ret));
  925. }
  926. lcd_disable_raster(DA8XX_FRAME_WAIT);
  927. lcdc_write(0, LCD_RASTER_CTRL_REG);
  928. /* disable DMA */
  929. lcdc_write(0, LCD_DMA_CTRL_REG);
  930. unregister_framebuffer(info);
  931. fb_dealloc_cmap(&info->cmap);
  932. pm_runtime_put_sync(&dev->dev);
  933. pm_runtime_disable(&dev->dev);
  934. framebuffer_release(info);
  935. return 0;
  936. }
  937. /*
  938. * Function to wait for vertical sync which for this LCD peripheral
  939. * translates into waiting for the current raster frame to complete.
  940. */
  941. static int fb_wait_for_vsync(struct fb_info *info)
  942. {
  943. struct da8xx_fb_par *par = info->par;
  944. int ret;
  945. /*
  946. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  947. * race condition here where the ISR could have occurred just before or
  948. * just after this set. But since we are just coarsely waiting for
  949. * a frame to complete then that's OK. i.e. if the frame completed
  950. * just before this code executed then we have to wait another full
  951. * frame time but there is no way to avoid such a situation. On the
  952. * other hand if the frame completed just after then we don't need
  953. * to wait long at all. Either way we are guaranteed to return to the
  954. * user immediately after a frame completion which is all that is
  955. * required.
  956. */
  957. par->vsync_flag = 0;
  958. ret = wait_event_interruptible_timeout(par->vsync_wait,
  959. par->vsync_flag != 0,
  960. par->vsync_timeout);
  961. if (ret < 0)
  962. return ret;
  963. if (ret == 0)
  964. return -ETIMEDOUT;
  965. return 0;
  966. }
  967. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  968. unsigned long arg)
  969. {
  970. struct lcd_sync_arg sync_arg;
  971. switch (cmd) {
  972. case FBIOGET_CONTRAST:
  973. case FBIOPUT_CONTRAST:
  974. case FBIGET_BRIGHTNESS:
  975. case FBIPUT_BRIGHTNESS:
  976. case FBIGET_COLOR:
  977. case FBIPUT_COLOR:
  978. return -ENOTTY;
  979. case FBIPUT_HSYNC:
  980. if (copy_from_user(&sync_arg, (char *)arg,
  981. sizeof(struct lcd_sync_arg)))
  982. return -EFAULT;
  983. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  984. sync_arg.pulse_width,
  985. sync_arg.front_porch);
  986. break;
  987. case FBIPUT_VSYNC:
  988. if (copy_from_user(&sync_arg, (char *)arg,
  989. sizeof(struct lcd_sync_arg)))
  990. return -EFAULT;
  991. lcd_cfg_vertical_sync(sync_arg.back_porch,
  992. sync_arg.pulse_width,
  993. sync_arg.front_porch);
  994. break;
  995. case FBIO_WAITFORVSYNC:
  996. return fb_wait_for_vsync(info);
  997. default:
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. static int cfb_blank(int blank, struct fb_info *info)
  1003. {
  1004. struct da8xx_fb_par *par = info->par;
  1005. int ret = 0;
  1006. if (par->blank == blank)
  1007. return 0;
  1008. par->blank = blank;
  1009. switch (blank) {
  1010. case FB_BLANK_UNBLANK:
  1011. lcd_enable_raster();
  1012. if (par->lcd_supply) {
  1013. ret = regulator_enable(par->lcd_supply);
  1014. if (ret)
  1015. return ret;
  1016. }
  1017. break;
  1018. case FB_BLANK_NORMAL:
  1019. case FB_BLANK_VSYNC_SUSPEND:
  1020. case FB_BLANK_HSYNC_SUSPEND:
  1021. case FB_BLANK_POWERDOWN:
  1022. if (par->lcd_supply) {
  1023. ret = regulator_disable(par->lcd_supply);
  1024. if (ret)
  1025. return ret;
  1026. }
  1027. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1028. break;
  1029. default:
  1030. ret = -EINVAL;
  1031. }
  1032. return ret;
  1033. }
  1034. /*
  1035. * Set new x,y offsets in the virtual display for the visible area and switch
  1036. * to the new mode.
  1037. */
  1038. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1039. struct fb_info *fbi)
  1040. {
  1041. int ret = 0;
  1042. struct fb_var_screeninfo new_var;
  1043. struct da8xx_fb_par *par = fbi->par;
  1044. struct fb_fix_screeninfo *fix = &fbi->fix;
  1045. unsigned int end;
  1046. unsigned int start;
  1047. unsigned long irq_flags;
  1048. if (var->xoffset != fbi->var.xoffset ||
  1049. var->yoffset != fbi->var.yoffset) {
  1050. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1051. new_var.xoffset = var->xoffset;
  1052. new_var.yoffset = var->yoffset;
  1053. if (fb_check_var(&new_var, fbi))
  1054. ret = -EINVAL;
  1055. else {
  1056. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1057. start = fix->smem_start +
  1058. new_var.yoffset * fix->line_length +
  1059. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1060. end = start + fbi->var.yres * fix->line_length - 1;
  1061. par->dma_start = start;
  1062. par->dma_end = end;
  1063. spin_lock_irqsave(&par->lock_for_chan_update,
  1064. irq_flags);
  1065. if (par->which_dma_channel_done == 0) {
  1066. lcdc_write(par->dma_start,
  1067. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1068. lcdc_write(par->dma_end,
  1069. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1070. } else if (par->which_dma_channel_done == 1) {
  1071. lcdc_write(par->dma_start,
  1072. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1073. lcdc_write(par->dma_end,
  1074. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1075. }
  1076. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1077. irq_flags);
  1078. }
  1079. }
  1080. return ret;
  1081. }
  1082. static int da8xxfb_set_par(struct fb_info *info)
  1083. {
  1084. struct da8xx_fb_par *par = info->par;
  1085. int ret;
  1086. bool raster = da8xx_fb_is_raster_enabled();
  1087. if (raster)
  1088. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1089. fb_var_to_videomode(&par->mode, &info->var);
  1090. par->cfg.bpp = info->var.bits_per_pixel;
  1091. info->fix.visual = (par->cfg.bpp <= 8) ?
  1092. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1093. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1094. ret = lcd_init(par, &par->cfg, &par->mode);
  1095. if (ret < 0) {
  1096. dev_err(par->dev, "lcd init failed\n");
  1097. return ret;
  1098. }
  1099. par->dma_start = info->fix.smem_start +
  1100. info->var.yoffset * info->fix.line_length +
  1101. info->var.xoffset * info->var.bits_per_pixel / 8;
  1102. par->dma_end = par->dma_start +
  1103. info->var.yres * info->fix.line_length - 1;
  1104. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1105. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1106. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1107. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1108. if (raster)
  1109. lcd_enable_raster();
  1110. return 0;
  1111. }
  1112. static const struct fb_ops da8xx_fb_ops = {
  1113. .owner = THIS_MODULE,
  1114. .fb_check_var = fb_check_var,
  1115. .fb_set_par = da8xxfb_set_par,
  1116. .fb_setcolreg = fb_setcolreg,
  1117. .fb_pan_display = da8xx_pan_display,
  1118. .fb_ioctl = fb_ioctl,
  1119. .fb_fillrect = cfb_fillrect,
  1120. .fb_copyarea = cfb_copyarea,
  1121. .fb_imageblit = cfb_imageblit,
  1122. .fb_blank = cfb_blank,
  1123. };
  1124. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1125. {
  1126. struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev);
  1127. struct fb_videomode *lcdc_info;
  1128. int i;
  1129. for (i = 0, lcdc_info = known_lcd_panels;
  1130. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1131. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1132. break;
  1133. }
  1134. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1135. dev_err(&dev->dev, "no panel found\n");
  1136. return NULL;
  1137. }
  1138. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1139. return lcdc_info;
  1140. }
  1141. static int fb_probe(struct platform_device *device)
  1142. {
  1143. struct da8xx_lcdc_platform_data *fb_pdata =
  1144. dev_get_platdata(&device->dev);
  1145. struct lcd_ctrl_config *lcd_cfg;
  1146. struct fb_videomode *lcdc_info;
  1147. struct fb_info *da8xx_fb_info;
  1148. struct da8xx_fb_par *par;
  1149. struct clk *tmp_lcdc_clk;
  1150. int ret;
  1151. unsigned long ulcm;
  1152. if (fb_pdata == NULL) {
  1153. dev_err(&device->dev, "Can not get platform data\n");
  1154. return -ENOENT;
  1155. }
  1156. lcdc_info = da8xx_fb_get_videomode(device);
  1157. if (lcdc_info == NULL)
  1158. return -ENODEV;
  1159. da8xx_fb_reg_base = devm_platform_ioremap_resource(device, 0);
  1160. if (IS_ERR(da8xx_fb_reg_base))
  1161. return PTR_ERR(da8xx_fb_reg_base);
  1162. tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
  1163. if (IS_ERR(tmp_lcdc_clk))
  1164. return dev_err_probe(&device->dev, PTR_ERR(tmp_lcdc_clk),
  1165. "Can not get device clock\n");
  1166. pm_runtime_enable(&device->dev);
  1167. pm_runtime_get_sync(&device->dev);
  1168. /* Determine LCD IP Version */
  1169. switch (lcdc_read(LCD_PID_REG)) {
  1170. case 0x4C100102:
  1171. lcd_revision = LCD_VERSION_1;
  1172. break;
  1173. case 0x4F200800:
  1174. case 0x4F201000:
  1175. lcd_revision = LCD_VERSION_2;
  1176. break;
  1177. default:
  1178. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1179. "defaulting to LCD revision 1\n",
  1180. lcdc_read(LCD_PID_REG));
  1181. lcd_revision = LCD_VERSION_1;
  1182. break;
  1183. }
  1184. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1185. if (!lcd_cfg) {
  1186. ret = -EINVAL;
  1187. goto err_pm_runtime_disable;
  1188. }
  1189. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1190. &device->dev);
  1191. if (!da8xx_fb_info) {
  1192. ret = -ENOMEM;
  1193. goto err_pm_runtime_disable;
  1194. }
  1195. par = da8xx_fb_info->par;
  1196. par->dev = &device->dev;
  1197. par->lcdc_clk = tmp_lcdc_clk;
  1198. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  1199. par->lcd_supply = devm_regulator_get_optional(&device->dev, "lcd");
  1200. if (IS_ERR(par->lcd_supply)) {
  1201. if (PTR_ERR(par->lcd_supply) == -EPROBE_DEFER) {
  1202. ret = -EPROBE_DEFER;
  1203. goto err_release_fb;
  1204. }
  1205. par->lcd_supply = NULL;
  1206. } else {
  1207. ret = regulator_enable(par->lcd_supply);
  1208. if (ret)
  1209. goto err_release_fb;
  1210. }
  1211. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1212. par->cfg = *lcd_cfg;
  1213. da8xx_fb_lcd_reset();
  1214. /* allocate frame buffer */
  1215. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1216. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1217. par->vram_size = roundup(par->vram_size/8, ulcm);
  1218. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1219. par->vram_virt = dmam_alloc_coherent(par->dev,
  1220. par->vram_size,
  1221. &par->vram_phys,
  1222. GFP_KERNEL | GFP_DMA);
  1223. if (!par->vram_virt) {
  1224. dev_err(&device->dev,
  1225. "GLCD: kmalloc for frame buffer failed\n");
  1226. ret = -EINVAL;
  1227. goto err_release_fb;
  1228. }
  1229. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1230. da8xx_fb_fix.smem_start = par->vram_phys;
  1231. da8xx_fb_fix.smem_len = par->vram_size;
  1232. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1233. par->dma_start = par->vram_phys;
  1234. par->dma_end = par->dma_start + lcdc_info->yres *
  1235. da8xx_fb_fix.line_length - 1;
  1236. /* allocate palette buffer */
  1237. par->v_palette_base = dmam_alloc_coherent(par->dev, PALETTE_SIZE,
  1238. &par->p_palette_base,
  1239. GFP_KERNEL | GFP_DMA);
  1240. if (!par->v_palette_base) {
  1241. dev_err(&device->dev,
  1242. "GLCD: kmalloc for palette buffer failed\n");
  1243. ret = -EINVAL;
  1244. goto err_release_fb;
  1245. }
  1246. par->irq = platform_get_irq(device, 0);
  1247. if (par->irq < 0) {
  1248. ret = -ENOENT;
  1249. goto err_release_fb;
  1250. }
  1251. da8xx_fb_var.grayscale =
  1252. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1253. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1254. /* Initialize fbinfo */
  1255. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1256. da8xx_fb_info->fix = da8xx_fb_fix;
  1257. da8xx_fb_info->var = da8xx_fb_var;
  1258. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1259. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1260. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1261. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1262. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1263. if (ret)
  1264. goto err_release_fb;
  1265. da8xx_fb_info->cmap.len = par->palette_sz;
  1266. /* initialize var_screeninfo */
  1267. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1268. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1269. platform_set_drvdata(device, da8xx_fb_info);
  1270. /* initialize the vsync wait queue */
  1271. init_waitqueue_head(&par->vsync_wait);
  1272. par->vsync_timeout = HZ / 5;
  1273. par->which_dma_channel_done = -1;
  1274. spin_lock_init(&par->lock_for_chan_update);
  1275. /* Register the Frame Buffer */
  1276. if (register_framebuffer(da8xx_fb_info) < 0) {
  1277. dev_err(&device->dev,
  1278. "GLCD: Frame Buffer Registration Failed!\n");
  1279. ret = -EINVAL;
  1280. goto err_dealloc_cmap;
  1281. }
  1282. #ifdef CONFIG_CPU_FREQ
  1283. ret = lcd_da8xx_cpufreq_register(par);
  1284. if (ret) {
  1285. dev_err(&device->dev, "failed to register cpufreq\n");
  1286. goto err_cpu_freq;
  1287. }
  1288. #endif
  1289. if (lcd_revision == LCD_VERSION_1)
  1290. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1291. else {
  1292. init_waitqueue_head(&frame_done_wq);
  1293. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1294. }
  1295. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1296. DRIVER_NAME, par);
  1297. if (ret)
  1298. goto irq_freq;
  1299. return 0;
  1300. irq_freq:
  1301. #ifdef CONFIG_CPU_FREQ
  1302. lcd_da8xx_cpufreq_deregister(par);
  1303. err_cpu_freq:
  1304. #endif
  1305. unregister_framebuffer(da8xx_fb_info);
  1306. err_dealloc_cmap:
  1307. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1308. err_release_fb:
  1309. framebuffer_release(da8xx_fb_info);
  1310. err_pm_runtime_disable:
  1311. pm_runtime_put_sync(&device->dev);
  1312. pm_runtime_disable(&device->dev);
  1313. return ret;
  1314. }
  1315. #ifdef CONFIG_PM_SLEEP
  1316. static struct lcdc_context {
  1317. u32 clk_enable;
  1318. u32 ctrl;
  1319. u32 dma_ctrl;
  1320. u32 raster_timing_0;
  1321. u32 raster_timing_1;
  1322. u32 raster_timing_2;
  1323. u32 int_enable_set;
  1324. u32 dma_frm_buf_base_addr_0;
  1325. u32 dma_frm_buf_ceiling_addr_0;
  1326. u32 dma_frm_buf_base_addr_1;
  1327. u32 dma_frm_buf_ceiling_addr_1;
  1328. u32 raster_ctrl;
  1329. } reg_context;
  1330. static void lcd_context_save(void)
  1331. {
  1332. if (lcd_revision == LCD_VERSION_2) {
  1333. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1334. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1335. }
  1336. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1337. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1338. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1339. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1340. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1341. reg_context.dma_frm_buf_base_addr_0 =
  1342. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1343. reg_context.dma_frm_buf_ceiling_addr_0 =
  1344. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1345. reg_context.dma_frm_buf_base_addr_1 =
  1346. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1347. reg_context.dma_frm_buf_ceiling_addr_1 =
  1348. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1349. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1350. return;
  1351. }
  1352. static void lcd_context_restore(void)
  1353. {
  1354. if (lcd_revision == LCD_VERSION_2) {
  1355. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1356. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1357. }
  1358. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1359. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1360. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1361. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1362. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1363. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1364. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1365. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1366. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1367. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1368. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1369. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1370. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1371. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1372. return;
  1373. }
  1374. static int fb_suspend(struct device *dev)
  1375. {
  1376. struct fb_info *info = dev_get_drvdata(dev);
  1377. struct da8xx_fb_par *par = info->par;
  1378. int ret;
  1379. console_lock();
  1380. if (par->lcd_supply) {
  1381. ret = regulator_disable(par->lcd_supply);
  1382. if (ret)
  1383. return ret;
  1384. }
  1385. fb_set_suspend(info, 1);
  1386. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1387. lcd_context_save();
  1388. pm_runtime_put_sync(dev);
  1389. console_unlock();
  1390. return 0;
  1391. }
  1392. static int fb_resume(struct device *dev)
  1393. {
  1394. struct fb_info *info = dev_get_drvdata(dev);
  1395. struct da8xx_fb_par *par = info->par;
  1396. int ret;
  1397. console_lock();
  1398. pm_runtime_get_sync(dev);
  1399. lcd_context_restore();
  1400. if (par->blank == FB_BLANK_UNBLANK) {
  1401. lcd_enable_raster();
  1402. if (par->lcd_supply) {
  1403. ret = regulator_enable(par->lcd_supply);
  1404. if (ret)
  1405. return ret;
  1406. }
  1407. }
  1408. fb_set_suspend(info, 0);
  1409. console_unlock();
  1410. return 0;
  1411. }
  1412. #endif
  1413. static SIMPLE_DEV_PM_OPS(fb_pm_ops, fb_suspend, fb_resume);
  1414. static struct platform_driver da8xx_fb_driver = {
  1415. .probe = fb_probe,
  1416. .remove = fb_remove,
  1417. .driver = {
  1418. .name = DRIVER_NAME,
  1419. .pm = &fb_pm_ops,
  1420. },
  1421. };
  1422. module_platform_driver(da8xx_fb_driver);
  1423. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1424. MODULE_AUTHOR("Texas Instruments");
  1425. MODULE_LICENSE("GPL");