cyber2000fb.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * linux/drivers/video/cyber2000fb.c
  4. *
  5. * Copyright (C) 1998-2002 Russell King
  6. *
  7. * MIPS and 50xx clock support
  8. * Copyright (C) 2001 Bradley D. LaRonde <[email protected]>
  9. *
  10. * 32 bit support, text color and panning fixes for modes != 8 bit
  11. * Copyright (C) 2002 Denis Oliver Kropp <[email protected]>
  12. *
  13. * Integraphics CyberPro 2000, 2010 and 5000 frame buffer device
  14. *
  15. * Based on cyberfb.c.
  16. *
  17. * Note that we now use the new fbcon fix, var and cmap scheme. We do
  18. * still have to check which console is the currently displayed one
  19. * however, especially for the colourmap stuff.
  20. *
  21. * We also use the new hotplug PCI subsystem. I'm not sure if there
  22. * are any such cards, but I'm erring on the side of caution. We don't
  23. * want to go pop just because someone does have one.
  24. *
  25. * Note that this doesn't work fully in the case of multiple CyberPro
  26. * cards with grabbers. We currently can only attach to the first
  27. * CyberPro card found.
  28. *
  29. * When we're in truecolour mode, we power down the LUT RAM as a power
  30. * saving feature. Also, when we enter any of the powersaving modes
  31. * (except soft blanking) we power down the RAMDACs. This saves about
  32. * 1W, which is roughly 8% of the power consumption of a NetWinder
  33. * (which, incidentally, is about the same saving as a 2.5in hard disk
  34. * entering standby mode.)
  35. */
  36. #include <linux/aperture.h>
  37. #include <linux/module.h>
  38. #include <linux/kernel.h>
  39. #include <linux/errno.h>
  40. #include <linux/string.h>
  41. #include <linux/mm.h>
  42. #include <linux/slab.h>
  43. #include <linux/delay.h>
  44. #include <linux/fb.h>
  45. #include <linux/pci.h>
  46. #include <linux/init.h>
  47. #include <linux/io.h>
  48. #include <linux/i2c.h>
  49. #include <linux/i2c-algo-bit.h>
  50. #ifdef __arm__
  51. #include <asm/mach-types.h>
  52. #endif
  53. #include "cyber2000fb.h"
  54. struct cfb_info {
  55. struct fb_info fb;
  56. struct display_switch *dispsw;
  57. unsigned char __iomem *region;
  58. unsigned char __iomem *regs;
  59. u_int id;
  60. u_int irq;
  61. int func_use_count;
  62. u_long ref_ps;
  63. /*
  64. * Clock divisors
  65. */
  66. u_int divisors[4];
  67. struct {
  68. u8 red, green, blue;
  69. } palette[NR_PALETTE];
  70. u_char mem_ctl1;
  71. u_char mem_ctl2;
  72. u_char mclk_mult;
  73. u_char mclk_div;
  74. /*
  75. * RAMDAC control register is both of these or'ed together
  76. */
  77. u_char ramdac_ctrl;
  78. u_char ramdac_powerdown;
  79. u32 pseudo_palette[16];
  80. spinlock_t reg_b0_lock;
  81. #ifdef CONFIG_FB_CYBER2000_DDC
  82. bool ddc_registered;
  83. struct i2c_adapter ddc_adapter;
  84. struct i2c_algo_bit_data ddc_algo;
  85. #endif
  86. #ifdef CONFIG_FB_CYBER2000_I2C
  87. struct i2c_adapter i2c_adapter;
  88. struct i2c_algo_bit_data i2c_algo;
  89. #endif
  90. };
  91. static char *default_font = "Acorn8x8";
  92. module_param(default_font, charp, 0);
  93. MODULE_PARM_DESC(default_font, "Default font name");
  94. /*
  95. * Our access methods.
  96. */
  97. #define cyber2000fb_writel(val, reg, cfb) writel(val, (cfb)->regs + (reg))
  98. #define cyber2000fb_writew(val, reg, cfb) writew(val, (cfb)->regs + (reg))
  99. #define cyber2000fb_writeb(val, reg, cfb) writeb(val, (cfb)->regs + (reg))
  100. #define cyber2000fb_readb(reg, cfb) readb((cfb)->regs + (reg))
  101. static inline void
  102. cyber2000_crtcw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  103. {
  104. cyber2000fb_writew((reg & 255) | val << 8, 0x3d4, cfb);
  105. }
  106. static inline void
  107. cyber2000_grphw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  108. {
  109. cyber2000fb_writew((reg & 255) | val << 8, 0x3ce, cfb);
  110. }
  111. static inline unsigned int
  112. cyber2000_grphr(unsigned int reg, struct cfb_info *cfb)
  113. {
  114. cyber2000fb_writeb(reg, 0x3ce, cfb);
  115. return cyber2000fb_readb(0x3cf, cfb);
  116. }
  117. static inline void
  118. cyber2000_attrw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  119. {
  120. cyber2000fb_readb(0x3da, cfb);
  121. cyber2000fb_writeb(reg, 0x3c0, cfb);
  122. cyber2000fb_readb(0x3c1, cfb);
  123. cyber2000fb_writeb(val, 0x3c0, cfb);
  124. }
  125. static inline void
  126. cyber2000_seqw(unsigned int reg, unsigned int val, struct cfb_info *cfb)
  127. {
  128. cyber2000fb_writew((reg & 255) | val << 8, 0x3c4, cfb);
  129. }
  130. /* -------------------- Hardware specific routines ------------------------- */
  131. /*
  132. * Hardware Cyber2000 Acceleration
  133. */
  134. static void
  135. cyber2000fb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  136. {
  137. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  138. unsigned long dst, col;
  139. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  140. cfb_fillrect(info, rect);
  141. return;
  142. }
  143. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  144. cyber2000fb_writew(rect->width - 1, CO_REG_PIXWIDTH, cfb);
  145. cyber2000fb_writew(rect->height - 1, CO_REG_PIXHEIGHT, cfb);
  146. col = rect->color;
  147. if (cfb->fb.var.bits_per_pixel > 8)
  148. col = ((u32 *)cfb->fb.pseudo_palette)[col];
  149. cyber2000fb_writel(col, CO_REG_FGCOLOUR, cfb);
  150. dst = rect->dx + rect->dy * cfb->fb.var.xres_virtual;
  151. if (cfb->fb.var.bits_per_pixel == 24) {
  152. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  153. dst *= 3;
  154. }
  155. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  156. cyber2000fb_writeb(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  157. cyber2000fb_writew(CO_CMD_L_PATTERN_FGCOL, CO_REG_CMD_L, cfb);
  158. cyber2000fb_writew(CO_CMD_H_BLITTER, CO_REG_CMD_H, cfb);
  159. }
  160. static void
  161. cyber2000fb_copyarea(struct fb_info *info, const struct fb_copyarea *region)
  162. {
  163. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  164. unsigned int cmd = CO_CMD_L_PATTERN_FGCOL;
  165. unsigned long src, dst;
  166. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT)) {
  167. cfb_copyarea(info, region);
  168. return;
  169. }
  170. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  171. cyber2000fb_writew(region->width - 1, CO_REG_PIXWIDTH, cfb);
  172. cyber2000fb_writew(region->height - 1, CO_REG_PIXHEIGHT, cfb);
  173. src = region->sx + region->sy * cfb->fb.var.xres_virtual;
  174. dst = region->dx + region->dy * cfb->fb.var.xres_virtual;
  175. if (region->sx < region->dx) {
  176. src += region->width - 1;
  177. dst += region->width - 1;
  178. cmd |= CO_CMD_L_INC_LEFT;
  179. }
  180. if (region->sy < region->dy) {
  181. src += (region->height - 1) * cfb->fb.var.xres_virtual;
  182. dst += (region->height - 1) * cfb->fb.var.xres_virtual;
  183. cmd |= CO_CMD_L_INC_UP;
  184. }
  185. if (cfb->fb.var.bits_per_pixel == 24) {
  186. cyber2000fb_writeb(dst, CO_REG_X_PHASE, cfb);
  187. src *= 3;
  188. dst *= 3;
  189. }
  190. cyber2000fb_writel(src, CO_REG_SRC1_PTR, cfb);
  191. cyber2000fb_writel(dst, CO_REG_DEST_PTR, cfb);
  192. cyber2000fb_writew(CO_FG_MIX_SRC, CO_REG_FGMIX, cfb);
  193. cyber2000fb_writew(cmd, CO_REG_CMD_L, cfb);
  194. cyber2000fb_writew(CO_CMD_H_FGSRCMAP | CO_CMD_H_BLITTER,
  195. CO_REG_CMD_H, cfb);
  196. }
  197. static void
  198. cyber2000fb_imageblit(struct fb_info *info, const struct fb_image *image)
  199. {
  200. cfb_imageblit(info, image);
  201. return;
  202. }
  203. static int cyber2000fb_sync(struct fb_info *info)
  204. {
  205. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  206. int count = 100000;
  207. if (!(cfb->fb.var.accel_flags & FB_ACCELF_TEXT))
  208. return 0;
  209. while (cyber2000fb_readb(CO_REG_CONTROL, cfb) & CO_CTRL_BUSY) {
  210. if (!count--) {
  211. debug_printf("accel_wait timed out\n");
  212. cyber2000fb_writeb(0, CO_REG_CONTROL, cfb);
  213. break;
  214. }
  215. udelay(1);
  216. }
  217. return 0;
  218. }
  219. /*
  220. * ===========================================================================
  221. */
  222. static inline u32 convert_bitfield(u_int val, struct fb_bitfield *bf)
  223. {
  224. u_int mask = (1 << bf->length) - 1;
  225. return (val >> (16 - bf->length) & mask) << bf->offset;
  226. }
  227. /*
  228. * Set a single color register. Return != 0 for invalid regno.
  229. */
  230. static int
  231. cyber2000fb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  232. u_int transp, struct fb_info *info)
  233. {
  234. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  235. struct fb_var_screeninfo *var = &cfb->fb.var;
  236. u32 pseudo_val;
  237. int ret = 1;
  238. switch (cfb->fb.fix.visual) {
  239. default:
  240. return 1;
  241. /*
  242. * Pseudocolour:
  243. * 8 8
  244. * pixel --/--+--/--> red lut --> red dac
  245. * | 8
  246. * +--/--> green lut --> green dac
  247. * | 8
  248. * +--/--> blue lut --> blue dac
  249. */
  250. case FB_VISUAL_PSEUDOCOLOR:
  251. if (regno >= NR_PALETTE)
  252. return 1;
  253. red >>= 8;
  254. green >>= 8;
  255. blue >>= 8;
  256. cfb->palette[regno].red = red;
  257. cfb->palette[regno].green = green;
  258. cfb->palette[regno].blue = blue;
  259. cyber2000fb_writeb(regno, 0x3c8, cfb);
  260. cyber2000fb_writeb(red, 0x3c9, cfb);
  261. cyber2000fb_writeb(green, 0x3c9, cfb);
  262. cyber2000fb_writeb(blue, 0x3c9, cfb);
  263. return 0;
  264. /*
  265. * Direct colour:
  266. * n rl
  267. * pixel --/--+--/--> red lut --> red dac
  268. * | gl
  269. * +--/--> green lut --> green dac
  270. * | bl
  271. * +--/--> blue lut --> blue dac
  272. * n = bpp, rl = red length, gl = green length, bl = blue length
  273. */
  274. case FB_VISUAL_DIRECTCOLOR:
  275. red >>= 8;
  276. green >>= 8;
  277. blue >>= 8;
  278. if (var->green.length == 6 && regno < 64) {
  279. cfb->palette[regno << 2].green = green;
  280. /*
  281. * The 6 bits of the green component are applied
  282. * to the high 6 bits of the LUT.
  283. */
  284. cyber2000fb_writeb(regno << 2, 0x3c8, cfb);
  285. cyber2000fb_writeb(cfb->palette[regno >> 1].red,
  286. 0x3c9, cfb);
  287. cyber2000fb_writeb(green, 0x3c9, cfb);
  288. cyber2000fb_writeb(cfb->palette[regno >> 1].blue,
  289. 0x3c9, cfb);
  290. green = cfb->palette[regno << 3].green;
  291. ret = 0;
  292. }
  293. if (var->green.length >= 5 && regno < 32) {
  294. cfb->palette[regno << 3].red = red;
  295. cfb->palette[regno << 3].green = green;
  296. cfb->palette[regno << 3].blue = blue;
  297. /*
  298. * The 5 bits of each colour component are
  299. * applied to the high 5 bits of the LUT.
  300. */
  301. cyber2000fb_writeb(regno << 3, 0x3c8, cfb);
  302. cyber2000fb_writeb(red, 0x3c9, cfb);
  303. cyber2000fb_writeb(green, 0x3c9, cfb);
  304. cyber2000fb_writeb(blue, 0x3c9, cfb);
  305. ret = 0;
  306. }
  307. if (var->green.length == 4 && regno < 16) {
  308. cfb->palette[regno << 4].red = red;
  309. cfb->palette[regno << 4].green = green;
  310. cfb->palette[regno << 4].blue = blue;
  311. /*
  312. * The 5 bits of each colour component are
  313. * applied to the high 5 bits of the LUT.
  314. */
  315. cyber2000fb_writeb(regno << 4, 0x3c8, cfb);
  316. cyber2000fb_writeb(red, 0x3c9, cfb);
  317. cyber2000fb_writeb(green, 0x3c9, cfb);
  318. cyber2000fb_writeb(blue, 0x3c9, cfb);
  319. ret = 0;
  320. }
  321. /*
  322. * Since this is only used for the first 16 colours, we
  323. * don't have to care about overflowing for regno >= 32
  324. */
  325. pseudo_val = regno << var->red.offset |
  326. regno << var->green.offset |
  327. regno << var->blue.offset;
  328. break;
  329. /*
  330. * True colour:
  331. * n rl
  332. * pixel --/--+--/--> red dac
  333. * | gl
  334. * +--/--> green dac
  335. * | bl
  336. * +--/--> blue dac
  337. * n = bpp, rl = red length, gl = green length, bl = blue length
  338. */
  339. case FB_VISUAL_TRUECOLOR:
  340. pseudo_val = convert_bitfield(transp ^ 0xffff, &var->transp);
  341. pseudo_val |= convert_bitfield(red, &var->red);
  342. pseudo_val |= convert_bitfield(green, &var->green);
  343. pseudo_val |= convert_bitfield(blue, &var->blue);
  344. ret = 0;
  345. break;
  346. }
  347. /*
  348. * Now set our pseudo palette for the CFB16/24/32 drivers.
  349. */
  350. if (regno < 16)
  351. ((u32 *)cfb->fb.pseudo_palette)[regno] = pseudo_val;
  352. return ret;
  353. }
  354. struct par_info {
  355. /*
  356. * Hardware
  357. */
  358. u_char clock_mult;
  359. u_char clock_div;
  360. u_char extseqmisc;
  361. u_char co_pixfmt;
  362. u_char crtc_ofl;
  363. u_char crtc[19];
  364. u_int width;
  365. u_int pitch;
  366. u_int fetch;
  367. /*
  368. * Other
  369. */
  370. u_char ramdac;
  371. };
  372. static const u_char crtc_idx[] = {
  373. 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  374. 0x08, 0x09,
  375. 0x10, 0x11, 0x12, 0x13, 0x14, 0x15, 0x16, 0x17, 0x18
  376. };
  377. static void cyber2000fb_write_ramdac_ctrl(struct cfb_info *cfb)
  378. {
  379. unsigned int i;
  380. unsigned int val = cfb->ramdac_ctrl | cfb->ramdac_powerdown;
  381. cyber2000fb_writeb(0x56, 0x3ce, cfb);
  382. i = cyber2000fb_readb(0x3cf, cfb);
  383. cyber2000fb_writeb(i | 4, 0x3cf, cfb);
  384. cyber2000fb_writeb(val, 0x3c6, cfb);
  385. cyber2000fb_writeb(i, 0x3cf, cfb);
  386. /* prevent card lock-up observed on x86 with CyberPro 2000 */
  387. cyber2000fb_readb(0x3cf, cfb);
  388. }
  389. static void cyber2000fb_set_timing(struct cfb_info *cfb, struct par_info *hw)
  390. {
  391. u_int i;
  392. /*
  393. * Blank palette
  394. */
  395. for (i = 0; i < NR_PALETTE; i++) {
  396. cyber2000fb_writeb(i, 0x3c8, cfb);
  397. cyber2000fb_writeb(0, 0x3c9, cfb);
  398. cyber2000fb_writeb(0, 0x3c9, cfb);
  399. cyber2000fb_writeb(0, 0x3c9, cfb);
  400. }
  401. cyber2000fb_writeb(0xef, 0x3c2, cfb);
  402. cyber2000_crtcw(0x11, 0x0b, cfb);
  403. cyber2000_attrw(0x11, 0x00, cfb);
  404. cyber2000_seqw(0x00, 0x01, cfb);
  405. cyber2000_seqw(0x01, 0x01, cfb);
  406. cyber2000_seqw(0x02, 0x0f, cfb);
  407. cyber2000_seqw(0x03, 0x00, cfb);
  408. cyber2000_seqw(0x04, 0x0e, cfb);
  409. cyber2000_seqw(0x00, 0x03, cfb);
  410. for (i = 0; i < sizeof(crtc_idx); i++)
  411. cyber2000_crtcw(crtc_idx[i], hw->crtc[i], cfb);
  412. for (i = 0x0a; i < 0x10; i++)
  413. cyber2000_crtcw(i, 0, cfb);
  414. cyber2000_grphw(EXT_CRT_VRTOFL, hw->crtc_ofl, cfb);
  415. cyber2000_grphw(0x00, 0x00, cfb);
  416. cyber2000_grphw(0x01, 0x00, cfb);
  417. cyber2000_grphw(0x02, 0x00, cfb);
  418. cyber2000_grphw(0x03, 0x00, cfb);
  419. cyber2000_grphw(0x04, 0x00, cfb);
  420. cyber2000_grphw(0x05, 0x60, cfb);
  421. cyber2000_grphw(0x06, 0x05, cfb);
  422. cyber2000_grphw(0x07, 0x0f, cfb);
  423. cyber2000_grphw(0x08, 0xff, cfb);
  424. /* Attribute controller registers */
  425. for (i = 0; i < 16; i++)
  426. cyber2000_attrw(i, i, cfb);
  427. cyber2000_attrw(0x10, 0x01, cfb);
  428. cyber2000_attrw(0x11, 0x00, cfb);
  429. cyber2000_attrw(0x12, 0x0f, cfb);
  430. cyber2000_attrw(0x13, 0x00, cfb);
  431. cyber2000_attrw(0x14, 0x00, cfb);
  432. /* PLL registers */
  433. spin_lock(&cfb->reg_b0_lock);
  434. cyber2000_grphw(EXT_DCLK_MULT, hw->clock_mult, cfb);
  435. cyber2000_grphw(EXT_DCLK_DIV, hw->clock_div, cfb);
  436. cyber2000_grphw(EXT_MCLK_MULT, cfb->mclk_mult, cfb);
  437. cyber2000_grphw(EXT_MCLK_DIV, cfb->mclk_div, cfb);
  438. cyber2000_grphw(0x90, 0x01, cfb);
  439. cyber2000_grphw(0xb9, 0x80, cfb);
  440. cyber2000_grphw(0xb9, 0x00, cfb);
  441. spin_unlock(&cfb->reg_b0_lock);
  442. cfb->ramdac_ctrl = hw->ramdac;
  443. cyber2000fb_write_ramdac_ctrl(cfb);
  444. cyber2000fb_writeb(0x20, 0x3c0, cfb);
  445. cyber2000fb_writeb(0xff, 0x3c6, cfb);
  446. cyber2000_grphw(0x14, hw->fetch, cfb);
  447. cyber2000_grphw(0x15, ((hw->fetch >> 8) & 0x03) |
  448. ((hw->pitch >> 4) & 0x30), cfb);
  449. cyber2000_grphw(EXT_SEQ_MISC, hw->extseqmisc, cfb);
  450. /*
  451. * Set up accelerator registers
  452. */
  453. cyber2000fb_writew(hw->width, CO_REG_SRC_WIDTH, cfb);
  454. cyber2000fb_writew(hw->width, CO_REG_DEST_WIDTH, cfb);
  455. cyber2000fb_writeb(hw->co_pixfmt, CO_REG_PIXFMT, cfb);
  456. }
  457. static inline int
  458. cyber2000fb_update_start(struct cfb_info *cfb, struct fb_var_screeninfo *var)
  459. {
  460. u_int base = var->yoffset * var->xres_virtual + var->xoffset;
  461. base *= var->bits_per_pixel;
  462. /*
  463. * Convert to bytes and shift two extra bits because DAC
  464. * can only start on 4 byte aligned data.
  465. */
  466. base >>= 5;
  467. if (base >= 1 << 20)
  468. return -EINVAL;
  469. cyber2000_grphw(0x10, base >> 16 | 0x10, cfb);
  470. cyber2000_crtcw(0x0c, base >> 8, cfb);
  471. cyber2000_crtcw(0x0d, base, cfb);
  472. return 0;
  473. }
  474. static int
  475. cyber2000fb_decode_crtc(struct par_info *hw, struct cfb_info *cfb,
  476. struct fb_var_screeninfo *var)
  477. {
  478. u_int Htotal, Hblankend, Hsyncend;
  479. u_int Vtotal, Vdispend, Vblankstart, Vblankend, Vsyncstart, Vsyncend;
  480. #define ENCODE_BIT(v, b1, m, b2) ((((v) >> (b1)) & (m)) << (b2))
  481. hw->crtc[13] = hw->pitch;
  482. hw->crtc[17] = 0xe3;
  483. hw->crtc[14] = 0;
  484. hw->crtc[8] = 0;
  485. Htotal = var->xres + var->right_margin +
  486. var->hsync_len + var->left_margin;
  487. if (Htotal > 2080)
  488. return -EINVAL;
  489. hw->crtc[0] = (Htotal >> 3) - 5;
  490. hw->crtc[1] = (var->xres >> 3) - 1;
  491. hw->crtc[2] = var->xres >> 3;
  492. hw->crtc[4] = (var->xres + var->right_margin) >> 3;
  493. Hblankend = (Htotal - 4 * 8) >> 3;
  494. hw->crtc[3] = ENCODE_BIT(Hblankend, 0, 0x1f, 0) |
  495. ENCODE_BIT(1, 0, 0x01, 7);
  496. Hsyncend = (var->xres + var->right_margin + var->hsync_len) >> 3;
  497. hw->crtc[5] = ENCODE_BIT(Hsyncend, 0, 0x1f, 0) |
  498. ENCODE_BIT(Hblankend, 5, 0x01, 7);
  499. Vdispend = var->yres - 1;
  500. Vsyncstart = var->yres + var->lower_margin;
  501. Vsyncend = var->yres + var->lower_margin + var->vsync_len;
  502. Vtotal = var->yres + var->lower_margin + var->vsync_len +
  503. var->upper_margin - 2;
  504. if (Vtotal > 2047)
  505. return -EINVAL;
  506. Vblankstart = var->yres + 6;
  507. Vblankend = Vtotal - 10;
  508. hw->crtc[6] = Vtotal;
  509. hw->crtc[7] = ENCODE_BIT(Vtotal, 8, 0x01, 0) |
  510. ENCODE_BIT(Vdispend, 8, 0x01, 1) |
  511. ENCODE_BIT(Vsyncstart, 8, 0x01, 2) |
  512. ENCODE_BIT(Vblankstart, 8, 0x01, 3) |
  513. ENCODE_BIT(1, 0, 0x01, 4) |
  514. ENCODE_BIT(Vtotal, 9, 0x01, 5) |
  515. ENCODE_BIT(Vdispend, 9, 0x01, 6) |
  516. ENCODE_BIT(Vsyncstart, 9, 0x01, 7);
  517. hw->crtc[9] = ENCODE_BIT(0, 0, 0x1f, 0) |
  518. ENCODE_BIT(Vblankstart, 9, 0x01, 5) |
  519. ENCODE_BIT(1, 0, 0x01, 6);
  520. hw->crtc[10] = Vsyncstart;
  521. hw->crtc[11] = ENCODE_BIT(Vsyncend, 0, 0x0f, 0) |
  522. ENCODE_BIT(1, 0, 0x01, 7);
  523. hw->crtc[12] = Vdispend;
  524. hw->crtc[15] = Vblankstart;
  525. hw->crtc[16] = Vblankend;
  526. hw->crtc[18] = 0xff;
  527. /*
  528. * overflow - graphics reg 0x11
  529. * 0=VTOTAL:10 1=VDEND:10 2=VRSTART:10 3=VBSTART:10
  530. * 4=LINECOMP:10 5-IVIDEO 6=FIXCNT
  531. */
  532. hw->crtc_ofl =
  533. ENCODE_BIT(Vtotal, 10, 0x01, 0) |
  534. ENCODE_BIT(Vdispend, 10, 0x01, 1) |
  535. ENCODE_BIT(Vsyncstart, 10, 0x01, 2) |
  536. ENCODE_BIT(Vblankstart, 10, 0x01, 3) |
  537. EXT_CRT_VRTOFL_LINECOMP10;
  538. /* woody: set the interlaced bit... */
  539. /* FIXME: what about doublescan? */
  540. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED)
  541. hw->crtc_ofl |= EXT_CRT_VRTOFL_INTERLACE;
  542. return 0;
  543. }
  544. /*
  545. * The following was discovered by a good monitor, bit twiddling, theorising
  546. * and but mostly luck. Strangely, it looks like everyone elses' PLL!
  547. *
  548. * Clock registers:
  549. * fclock = fpll / div2
  550. * fpll = fref * mult / div1
  551. * where:
  552. * fref = 14.318MHz (69842ps)
  553. * mult = reg0xb0.7:0
  554. * div1 = (reg0xb1.5:0 + 1)
  555. * div2 = 2^(reg0xb1.7:6)
  556. * fpll should be between 115 and 260 MHz
  557. * (8696ps and 3846ps)
  558. */
  559. static int
  560. cyber2000fb_decode_clock(struct par_info *hw, struct cfb_info *cfb,
  561. struct fb_var_screeninfo *var)
  562. {
  563. u_long pll_ps = var->pixclock;
  564. const u_long ref_ps = cfb->ref_ps;
  565. u_int div2, t_div1, best_div1, best_mult;
  566. int best_diff;
  567. int vco;
  568. /*
  569. * Step 1:
  570. * find div2 such that 115MHz < fpll < 260MHz
  571. * and 0 <= div2 < 4
  572. */
  573. for (div2 = 0; div2 < 4; div2++) {
  574. u_long new_pll;
  575. new_pll = pll_ps / cfb->divisors[div2];
  576. if (8696 > new_pll && new_pll > 3846) {
  577. pll_ps = new_pll;
  578. break;
  579. }
  580. }
  581. if (div2 == 4)
  582. return -EINVAL;
  583. /*
  584. * Step 2:
  585. * Given pll_ps and ref_ps, find:
  586. * pll_ps * 0.995 < pll_ps_calc < pll_ps * 1.005
  587. * where { 1 < best_div1 < 32, 1 < best_mult < 256 }
  588. * pll_ps_calc = best_div1 / (ref_ps * best_mult)
  589. */
  590. best_diff = 0x7fffffff;
  591. best_mult = 2;
  592. best_div1 = 32;
  593. for (t_div1 = 2; t_div1 < 32; t_div1 += 1) {
  594. u_int rr, t_mult, t_pll_ps;
  595. int diff;
  596. /*
  597. * Find the multiplier for this divisor
  598. */
  599. rr = ref_ps * t_div1;
  600. t_mult = (rr + pll_ps / 2) / pll_ps;
  601. /*
  602. * Is the multiplier within the correct range?
  603. */
  604. if (t_mult > 256 || t_mult < 2)
  605. continue;
  606. /*
  607. * Calculate the actual clock period from this multiplier
  608. * and divisor, and estimate the error.
  609. */
  610. t_pll_ps = (rr + t_mult / 2) / t_mult;
  611. diff = pll_ps - t_pll_ps;
  612. if (diff < 0)
  613. diff = -diff;
  614. if (diff < best_diff) {
  615. best_diff = diff;
  616. best_mult = t_mult;
  617. best_div1 = t_div1;
  618. }
  619. /*
  620. * If we hit an exact value, there is no point in continuing.
  621. */
  622. if (diff == 0)
  623. break;
  624. }
  625. /*
  626. * Step 3:
  627. * combine values
  628. */
  629. hw->clock_mult = best_mult - 1;
  630. hw->clock_div = div2 << 6 | (best_div1 - 1);
  631. vco = ref_ps * best_div1 / best_mult;
  632. if ((ref_ps == 40690) && (vco < 5556))
  633. /* Set VFSEL when VCO > 180MHz (5.556 ps). */
  634. hw->clock_div |= EXT_DCLK_DIV_VFSEL;
  635. return 0;
  636. }
  637. /*
  638. * Set the User Defined Part of the Display
  639. */
  640. static int
  641. cyber2000fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  642. {
  643. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  644. struct par_info hw;
  645. unsigned int mem;
  646. int err;
  647. var->transp.msb_right = 0;
  648. var->red.msb_right = 0;
  649. var->green.msb_right = 0;
  650. var->blue.msb_right = 0;
  651. var->transp.offset = 0;
  652. var->transp.length = 0;
  653. switch (var->bits_per_pixel) {
  654. case 8: /* PSEUDOCOLOUR, 256 */
  655. var->red.offset = 0;
  656. var->red.length = 8;
  657. var->green.offset = 0;
  658. var->green.length = 8;
  659. var->blue.offset = 0;
  660. var->blue.length = 8;
  661. break;
  662. case 16:/* DIRECTCOLOUR, 64k or 32k */
  663. switch (var->green.length) {
  664. case 6: /* RGB565, 64k */
  665. var->red.offset = 11;
  666. var->red.length = 5;
  667. var->green.offset = 5;
  668. var->green.length = 6;
  669. var->blue.offset = 0;
  670. var->blue.length = 5;
  671. break;
  672. default:
  673. case 5: /* RGB555, 32k */
  674. var->red.offset = 10;
  675. var->red.length = 5;
  676. var->green.offset = 5;
  677. var->green.length = 5;
  678. var->blue.offset = 0;
  679. var->blue.length = 5;
  680. break;
  681. case 4: /* RGB444, 4k + transparency? */
  682. var->transp.offset = 12;
  683. var->transp.length = 4;
  684. var->red.offset = 8;
  685. var->red.length = 4;
  686. var->green.offset = 4;
  687. var->green.length = 4;
  688. var->blue.offset = 0;
  689. var->blue.length = 4;
  690. break;
  691. }
  692. break;
  693. case 24:/* TRUECOLOUR, 16m */
  694. var->red.offset = 16;
  695. var->red.length = 8;
  696. var->green.offset = 8;
  697. var->green.length = 8;
  698. var->blue.offset = 0;
  699. var->blue.length = 8;
  700. break;
  701. case 32:/* TRUECOLOUR, 16m */
  702. var->transp.offset = 24;
  703. var->transp.length = 8;
  704. var->red.offset = 16;
  705. var->red.length = 8;
  706. var->green.offset = 8;
  707. var->green.length = 8;
  708. var->blue.offset = 0;
  709. var->blue.length = 8;
  710. break;
  711. default:
  712. return -EINVAL;
  713. }
  714. mem = var->xres_virtual * var->yres_virtual * (var->bits_per_pixel / 8);
  715. if (mem > cfb->fb.fix.smem_len)
  716. var->yres_virtual = cfb->fb.fix.smem_len * 8 /
  717. (var->bits_per_pixel * var->xres_virtual);
  718. if (var->yres > var->yres_virtual)
  719. var->yres = var->yres_virtual;
  720. if (var->xres > var->xres_virtual)
  721. var->xres = var->xres_virtual;
  722. err = cyber2000fb_decode_clock(&hw, cfb, var);
  723. if (err)
  724. return err;
  725. err = cyber2000fb_decode_crtc(&hw, cfb, var);
  726. if (err)
  727. return err;
  728. return 0;
  729. }
  730. static int cyber2000fb_set_par(struct fb_info *info)
  731. {
  732. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  733. struct fb_var_screeninfo *var = &cfb->fb.var;
  734. struct par_info hw;
  735. unsigned int mem;
  736. hw.width = var->xres_virtual;
  737. hw.ramdac = RAMDAC_VREFEN | RAMDAC_DAC8BIT;
  738. switch (var->bits_per_pixel) {
  739. case 8:
  740. hw.co_pixfmt = CO_PIXFMT_8BPP;
  741. hw.pitch = hw.width >> 3;
  742. hw.extseqmisc = EXT_SEQ_MISC_8;
  743. break;
  744. case 16:
  745. hw.co_pixfmt = CO_PIXFMT_16BPP;
  746. hw.pitch = hw.width >> 2;
  747. switch (var->green.length) {
  748. case 6: /* RGB565, 64k */
  749. hw.extseqmisc = EXT_SEQ_MISC_16_RGB565;
  750. break;
  751. case 5: /* RGB555, 32k */
  752. hw.extseqmisc = EXT_SEQ_MISC_16_RGB555;
  753. break;
  754. case 4: /* RGB444, 4k + transparency? */
  755. hw.extseqmisc = EXT_SEQ_MISC_16_RGB444;
  756. break;
  757. default:
  758. BUG();
  759. }
  760. break;
  761. case 24:/* TRUECOLOUR, 16m */
  762. hw.co_pixfmt = CO_PIXFMT_24BPP;
  763. hw.width *= 3;
  764. hw.pitch = hw.width >> 3;
  765. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  766. hw.extseqmisc = EXT_SEQ_MISC_24_RGB888;
  767. break;
  768. case 32:/* TRUECOLOUR, 16m */
  769. hw.co_pixfmt = CO_PIXFMT_32BPP;
  770. hw.pitch = hw.width >> 1;
  771. hw.ramdac |= (RAMDAC_BYPASS | RAMDAC_RAMPWRDN);
  772. hw.extseqmisc = EXT_SEQ_MISC_32;
  773. break;
  774. default:
  775. BUG();
  776. }
  777. /*
  778. * Sigh, this is absolutely disgusting, but caused by
  779. * the way the fbcon developers want to separate out
  780. * the "checking" and the "setting" of the video mode.
  781. *
  782. * If the mode is not suitable for the hardware here,
  783. * we can't prevent it being set by returning an error.
  784. *
  785. * In theory, since NetWinders contain just one VGA card,
  786. * we should never end up hitting this problem.
  787. */
  788. BUG_ON(cyber2000fb_decode_clock(&hw, cfb, var) != 0);
  789. BUG_ON(cyber2000fb_decode_crtc(&hw, cfb, var) != 0);
  790. hw.width -= 1;
  791. hw.fetch = hw.pitch;
  792. if (!(cfb->mem_ctl2 & MEM_CTL2_64BIT))
  793. hw.fetch <<= 1;
  794. hw.fetch += 1;
  795. cfb->fb.fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
  796. /*
  797. * Same here - if the size of the video mode exceeds the
  798. * available RAM, we can't prevent this mode being set.
  799. *
  800. * In theory, since NetWinders contain just one VGA card,
  801. * we should never end up hitting this problem.
  802. */
  803. mem = cfb->fb.fix.line_length * var->yres_virtual;
  804. BUG_ON(mem > cfb->fb.fix.smem_len);
  805. /*
  806. * 8bpp displays are always pseudo colour. 16bpp and above
  807. * are direct colour or true colour, depending on whether
  808. * the RAMDAC palettes are bypassed. (Direct colour has
  809. * palettes, true colour does not.)
  810. */
  811. if (var->bits_per_pixel == 8)
  812. cfb->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
  813. else if (hw.ramdac & RAMDAC_BYPASS)
  814. cfb->fb.fix.visual = FB_VISUAL_TRUECOLOR;
  815. else
  816. cfb->fb.fix.visual = FB_VISUAL_DIRECTCOLOR;
  817. cyber2000fb_set_timing(cfb, &hw);
  818. cyber2000fb_update_start(cfb, var);
  819. return 0;
  820. }
  821. /*
  822. * Pan or Wrap the Display
  823. */
  824. static int
  825. cyber2000fb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  826. {
  827. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  828. if (cyber2000fb_update_start(cfb, var))
  829. return -EINVAL;
  830. cfb->fb.var.xoffset = var->xoffset;
  831. cfb->fb.var.yoffset = var->yoffset;
  832. if (var->vmode & FB_VMODE_YWRAP) {
  833. cfb->fb.var.vmode |= FB_VMODE_YWRAP;
  834. } else {
  835. cfb->fb.var.vmode &= ~FB_VMODE_YWRAP;
  836. }
  837. return 0;
  838. }
  839. /*
  840. * (Un)Blank the display.
  841. *
  842. * Blank the screen if blank_mode != 0, else unblank. If
  843. * blank == NULL then the caller blanks by setting the CLUT
  844. * (Color Look Up Table) to all black. Return 0 if blanking
  845. * succeeded, != 0 if un-/blanking failed due to e.g. a
  846. * video mode which doesn't support it. Implements VESA
  847. * suspend and powerdown modes on hardware that supports
  848. * disabling hsync/vsync:
  849. * blank_mode == 2: suspend vsync
  850. * blank_mode == 3: suspend hsync
  851. * blank_mode == 4: powerdown
  852. *
  853. * wms...Enable VESA DMPS compatible powerdown mode
  854. * run "setterm -powersave powerdown" to take advantage
  855. */
  856. static int cyber2000fb_blank(int blank, struct fb_info *info)
  857. {
  858. struct cfb_info *cfb = container_of(info, struct cfb_info, fb);
  859. unsigned int sync = 0;
  860. int i;
  861. switch (blank) {
  862. case FB_BLANK_POWERDOWN: /* powerdown - both sync lines down */
  863. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_0;
  864. break;
  865. case FB_BLANK_HSYNC_SUSPEND: /* hsync off */
  866. sync = EXT_SYNC_CTL_VS_NORMAL | EXT_SYNC_CTL_HS_0;
  867. break;
  868. case FB_BLANK_VSYNC_SUSPEND: /* vsync off */
  869. sync = EXT_SYNC_CTL_VS_0 | EXT_SYNC_CTL_HS_NORMAL;
  870. break;
  871. case FB_BLANK_NORMAL: /* soft blank */
  872. default: /* unblank */
  873. break;
  874. }
  875. cyber2000_grphw(EXT_SYNC_CTL, sync, cfb);
  876. if (blank <= 1) {
  877. /* turn on ramdacs */
  878. cfb->ramdac_powerdown &= ~(RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  879. RAMDAC_RAMPWRDN);
  880. cyber2000fb_write_ramdac_ctrl(cfb);
  881. }
  882. /*
  883. * Soft blank/unblank the display.
  884. */
  885. if (blank) { /* soft blank */
  886. for (i = 0; i < NR_PALETTE; i++) {
  887. cyber2000fb_writeb(i, 0x3c8, cfb);
  888. cyber2000fb_writeb(0, 0x3c9, cfb);
  889. cyber2000fb_writeb(0, 0x3c9, cfb);
  890. cyber2000fb_writeb(0, 0x3c9, cfb);
  891. }
  892. } else { /* unblank */
  893. for (i = 0; i < NR_PALETTE; i++) {
  894. cyber2000fb_writeb(i, 0x3c8, cfb);
  895. cyber2000fb_writeb(cfb->palette[i].red, 0x3c9, cfb);
  896. cyber2000fb_writeb(cfb->palette[i].green, 0x3c9, cfb);
  897. cyber2000fb_writeb(cfb->palette[i].blue, 0x3c9, cfb);
  898. }
  899. }
  900. if (blank >= 2) {
  901. /* turn off ramdacs */
  902. cfb->ramdac_powerdown |= RAMDAC_DACPWRDN | RAMDAC_BYPASS |
  903. RAMDAC_RAMPWRDN;
  904. cyber2000fb_write_ramdac_ctrl(cfb);
  905. }
  906. return 0;
  907. }
  908. static const struct fb_ops cyber2000fb_ops = {
  909. .owner = THIS_MODULE,
  910. .fb_check_var = cyber2000fb_check_var,
  911. .fb_set_par = cyber2000fb_set_par,
  912. .fb_setcolreg = cyber2000fb_setcolreg,
  913. .fb_blank = cyber2000fb_blank,
  914. .fb_pan_display = cyber2000fb_pan_display,
  915. .fb_fillrect = cyber2000fb_fillrect,
  916. .fb_copyarea = cyber2000fb_copyarea,
  917. .fb_imageblit = cyber2000fb_imageblit,
  918. .fb_sync = cyber2000fb_sync,
  919. };
  920. /*
  921. * This is the only "static" reference to the internal data structures
  922. * of this driver. It is here solely at the moment to support the other
  923. * CyberPro modules external to this driver.
  924. */
  925. static struct cfb_info *int_cfb_info;
  926. /*
  927. * Enable access to the extended registers
  928. */
  929. void cyber2000fb_enable_extregs(struct cfb_info *cfb)
  930. {
  931. cfb->func_use_count += 1;
  932. if (cfb->func_use_count == 1) {
  933. int old;
  934. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  935. old |= EXT_FUNC_CTL_EXTREGENBL;
  936. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  937. }
  938. }
  939. EXPORT_SYMBOL(cyber2000fb_enable_extregs);
  940. /*
  941. * Disable access to the extended registers
  942. */
  943. void cyber2000fb_disable_extregs(struct cfb_info *cfb)
  944. {
  945. if (cfb->func_use_count == 1) {
  946. int old;
  947. old = cyber2000_grphr(EXT_FUNC_CTL, cfb);
  948. old &= ~EXT_FUNC_CTL_EXTREGENBL;
  949. cyber2000_grphw(EXT_FUNC_CTL, old, cfb);
  950. }
  951. if (cfb->func_use_count == 0)
  952. printk(KERN_ERR "disable_extregs: count = 0\n");
  953. else
  954. cfb->func_use_count -= 1;
  955. }
  956. EXPORT_SYMBOL(cyber2000fb_disable_extregs);
  957. /*
  958. * Attach a capture/tv driver to the core CyberX0X0 driver.
  959. */
  960. int cyber2000fb_attach(struct cyberpro_info *info, int idx)
  961. {
  962. if (int_cfb_info != NULL) {
  963. info->dev = int_cfb_info->fb.device;
  964. #ifdef CONFIG_FB_CYBER2000_I2C
  965. info->i2c = &int_cfb_info->i2c_adapter;
  966. #else
  967. info->i2c = NULL;
  968. #endif
  969. info->regs = int_cfb_info->regs;
  970. info->irq = int_cfb_info->irq;
  971. info->fb = int_cfb_info->fb.screen_base;
  972. info->fb_size = int_cfb_info->fb.fix.smem_len;
  973. info->info = int_cfb_info;
  974. strscpy(info->dev_name, int_cfb_info->fb.fix.id,
  975. sizeof(info->dev_name));
  976. }
  977. return int_cfb_info != NULL;
  978. }
  979. EXPORT_SYMBOL(cyber2000fb_attach);
  980. /*
  981. * Detach a capture/tv driver from the core CyberX0X0 driver.
  982. */
  983. void cyber2000fb_detach(int idx)
  984. {
  985. }
  986. EXPORT_SYMBOL(cyber2000fb_detach);
  987. #ifdef CONFIG_FB_CYBER2000_DDC
  988. #define DDC_REG 0xb0
  989. #define DDC_SCL_OUT (1 << 0)
  990. #define DDC_SDA_OUT (1 << 4)
  991. #define DDC_SCL_IN (1 << 2)
  992. #define DDC_SDA_IN (1 << 6)
  993. static void cyber2000fb_enable_ddc(struct cfb_info *cfb)
  994. __acquires(&cfb->reg_b0_lock)
  995. {
  996. spin_lock(&cfb->reg_b0_lock);
  997. cyber2000fb_writew(0x1bf, 0x3ce, cfb);
  998. }
  999. static void cyber2000fb_disable_ddc(struct cfb_info *cfb)
  1000. __releases(&cfb->reg_b0_lock)
  1001. {
  1002. cyber2000fb_writew(0x0bf, 0x3ce, cfb);
  1003. spin_unlock(&cfb->reg_b0_lock);
  1004. }
  1005. static void cyber2000fb_ddc_setscl(void *data, int val)
  1006. {
  1007. struct cfb_info *cfb = data;
  1008. unsigned char reg;
  1009. cyber2000fb_enable_ddc(cfb);
  1010. reg = cyber2000_grphr(DDC_REG, cfb);
  1011. if (!val) /* bit is inverted */
  1012. reg |= DDC_SCL_OUT;
  1013. else
  1014. reg &= ~DDC_SCL_OUT;
  1015. cyber2000_grphw(DDC_REG, reg, cfb);
  1016. cyber2000fb_disable_ddc(cfb);
  1017. }
  1018. static void cyber2000fb_ddc_setsda(void *data, int val)
  1019. {
  1020. struct cfb_info *cfb = data;
  1021. unsigned char reg;
  1022. cyber2000fb_enable_ddc(cfb);
  1023. reg = cyber2000_grphr(DDC_REG, cfb);
  1024. if (!val) /* bit is inverted */
  1025. reg |= DDC_SDA_OUT;
  1026. else
  1027. reg &= ~DDC_SDA_OUT;
  1028. cyber2000_grphw(DDC_REG, reg, cfb);
  1029. cyber2000fb_disable_ddc(cfb);
  1030. }
  1031. static int cyber2000fb_ddc_getscl(void *data)
  1032. {
  1033. struct cfb_info *cfb = data;
  1034. int retval;
  1035. cyber2000fb_enable_ddc(cfb);
  1036. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SCL_IN);
  1037. cyber2000fb_disable_ddc(cfb);
  1038. return retval;
  1039. }
  1040. static int cyber2000fb_ddc_getsda(void *data)
  1041. {
  1042. struct cfb_info *cfb = data;
  1043. int retval;
  1044. cyber2000fb_enable_ddc(cfb);
  1045. retval = !!(cyber2000_grphr(DDC_REG, cfb) & DDC_SDA_IN);
  1046. cyber2000fb_disable_ddc(cfb);
  1047. return retval;
  1048. }
  1049. static int cyber2000fb_setup_ddc_bus(struct cfb_info *cfb)
  1050. {
  1051. strscpy(cfb->ddc_adapter.name, cfb->fb.fix.id,
  1052. sizeof(cfb->ddc_adapter.name));
  1053. cfb->ddc_adapter.owner = THIS_MODULE;
  1054. cfb->ddc_adapter.class = I2C_CLASS_DDC;
  1055. cfb->ddc_adapter.algo_data = &cfb->ddc_algo;
  1056. cfb->ddc_adapter.dev.parent = cfb->fb.device;
  1057. cfb->ddc_algo.setsda = cyber2000fb_ddc_setsda;
  1058. cfb->ddc_algo.setscl = cyber2000fb_ddc_setscl;
  1059. cfb->ddc_algo.getsda = cyber2000fb_ddc_getsda;
  1060. cfb->ddc_algo.getscl = cyber2000fb_ddc_getscl;
  1061. cfb->ddc_algo.udelay = 10;
  1062. cfb->ddc_algo.timeout = 20;
  1063. cfb->ddc_algo.data = cfb;
  1064. i2c_set_adapdata(&cfb->ddc_adapter, cfb);
  1065. return i2c_bit_add_bus(&cfb->ddc_adapter);
  1066. }
  1067. #endif /* CONFIG_FB_CYBER2000_DDC */
  1068. #ifdef CONFIG_FB_CYBER2000_I2C
  1069. static void cyber2000fb_i2c_setsda(void *data, int state)
  1070. {
  1071. struct cfb_info *cfb = data;
  1072. unsigned int latch2;
  1073. spin_lock(&cfb->reg_b0_lock);
  1074. latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
  1075. latch2 &= EXT_LATCH2_I2C_CLKEN;
  1076. if (state)
  1077. latch2 |= EXT_LATCH2_I2C_DATEN;
  1078. cyber2000_grphw(EXT_LATCH2, latch2, cfb);
  1079. spin_unlock(&cfb->reg_b0_lock);
  1080. }
  1081. static void cyber2000fb_i2c_setscl(void *data, int state)
  1082. {
  1083. struct cfb_info *cfb = data;
  1084. unsigned int latch2;
  1085. spin_lock(&cfb->reg_b0_lock);
  1086. latch2 = cyber2000_grphr(EXT_LATCH2, cfb);
  1087. latch2 &= EXT_LATCH2_I2C_DATEN;
  1088. if (state)
  1089. latch2 |= EXT_LATCH2_I2C_CLKEN;
  1090. cyber2000_grphw(EXT_LATCH2, latch2, cfb);
  1091. spin_unlock(&cfb->reg_b0_lock);
  1092. }
  1093. static int cyber2000fb_i2c_getsda(void *data)
  1094. {
  1095. struct cfb_info *cfb = data;
  1096. int ret;
  1097. spin_lock(&cfb->reg_b0_lock);
  1098. ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_DAT);
  1099. spin_unlock(&cfb->reg_b0_lock);
  1100. return ret;
  1101. }
  1102. static int cyber2000fb_i2c_getscl(void *data)
  1103. {
  1104. struct cfb_info *cfb = data;
  1105. int ret;
  1106. spin_lock(&cfb->reg_b0_lock);
  1107. ret = !!(cyber2000_grphr(EXT_LATCH2, cfb) & EXT_LATCH2_I2C_CLK);
  1108. spin_unlock(&cfb->reg_b0_lock);
  1109. return ret;
  1110. }
  1111. static int cyber2000fb_i2c_register(struct cfb_info *cfb)
  1112. {
  1113. strscpy(cfb->i2c_adapter.name, cfb->fb.fix.id,
  1114. sizeof(cfb->i2c_adapter.name));
  1115. cfb->i2c_adapter.owner = THIS_MODULE;
  1116. cfb->i2c_adapter.algo_data = &cfb->i2c_algo;
  1117. cfb->i2c_adapter.dev.parent = cfb->fb.device;
  1118. cfb->i2c_algo.setsda = cyber2000fb_i2c_setsda;
  1119. cfb->i2c_algo.setscl = cyber2000fb_i2c_setscl;
  1120. cfb->i2c_algo.getsda = cyber2000fb_i2c_getsda;
  1121. cfb->i2c_algo.getscl = cyber2000fb_i2c_getscl;
  1122. cfb->i2c_algo.udelay = 5;
  1123. cfb->i2c_algo.timeout = msecs_to_jiffies(100);
  1124. cfb->i2c_algo.data = cfb;
  1125. return i2c_bit_add_bus(&cfb->i2c_adapter);
  1126. }
  1127. static void cyber2000fb_i2c_unregister(struct cfb_info *cfb)
  1128. {
  1129. i2c_del_adapter(&cfb->i2c_adapter);
  1130. }
  1131. #else
  1132. #define cyber2000fb_i2c_register(cfb) (0)
  1133. #define cyber2000fb_i2c_unregister(cfb) do { } while (0)
  1134. #endif
  1135. /*
  1136. * These parameters give
  1137. * 640x480, hsync 31.5kHz, vsync 60Hz
  1138. */
  1139. static const struct fb_videomode cyber2000fb_default_mode = {
  1140. .refresh = 60,
  1141. .xres = 640,
  1142. .yres = 480,
  1143. .pixclock = 39722,
  1144. .left_margin = 56,
  1145. .right_margin = 16,
  1146. .upper_margin = 34,
  1147. .lower_margin = 9,
  1148. .hsync_len = 88,
  1149. .vsync_len = 2,
  1150. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  1151. .vmode = FB_VMODE_NONINTERLACED
  1152. };
  1153. static char igs_regs[] = {
  1154. EXT_CRT_IRQ, 0,
  1155. EXT_CRT_TEST, 0,
  1156. EXT_SYNC_CTL, 0,
  1157. EXT_SEG_WRITE_PTR, 0,
  1158. EXT_SEG_READ_PTR, 0,
  1159. EXT_BIU_MISC, EXT_BIU_MISC_LIN_ENABLE |
  1160. EXT_BIU_MISC_COP_ENABLE |
  1161. EXT_BIU_MISC_COP_BFC,
  1162. EXT_FUNC_CTL, 0,
  1163. CURS_H_START, 0,
  1164. CURS_H_START + 1, 0,
  1165. CURS_H_PRESET, 0,
  1166. CURS_V_START, 0,
  1167. CURS_V_START + 1, 0,
  1168. CURS_V_PRESET, 0,
  1169. CURS_CTL, 0,
  1170. EXT_ATTRIB_CTL, EXT_ATTRIB_CTL_EXT,
  1171. EXT_OVERSCAN_RED, 0,
  1172. EXT_OVERSCAN_GREEN, 0,
  1173. EXT_OVERSCAN_BLUE, 0,
  1174. /* some of these are questionable when we have a BIOS */
  1175. EXT_MEM_CTL0, EXT_MEM_CTL0_7CLK |
  1176. EXT_MEM_CTL0_RAS_1 |
  1177. EXT_MEM_CTL0_MULTCAS,
  1178. EXT_HIDDEN_CTL1, 0x30,
  1179. EXT_FIFO_CTL, 0x0b,
  1180. EXT_FIFO_CTL + 1, 0x17,
  1181. 0x76, 0x00,
  1182. EXT_HIDDEN_CTL4, 0xc8
  1183. };
  1184. /*
  1185. * Initialise the CyberPro hardware. On the CyberPro5XXXX,
  1186. * ensure that we're using the correct PLL (5XXX's may be
  1187. * programmed to use an additional set of PLLs.)
  1188. */
  1189. static void cyberpro_init_hw(struct cfb_info *cfb)
  1190. {
  1191. int i;
  1192. for (i = 0; i < sizeof(igs_regs); i += 2)
  1193. cyber2000_grphw(igs_regs[i], igs_regs[i + 1], cfb);
  1194. if (cfb->id == ID_CYBERPRO_5000) {
  1195. unsigned char val;
  1196. cyber2000fb_writeb(0xba, 0x3ce, cfb);
  1197. val = cyber2000fb_readb(0x3cf, cfb) & 0x80;
  1198. cyber2000fb_writeb(val, 0x3cf, cfb);
  1199. }
  1200. }
  1201. static struct cfb_info *cyberpro_alloc_fb_info(unsigned int id, char *name)
  1202. {
  1203. struct cfb_info *cfb;
  1204. cfb = kzalloc(sizeof(struct cfb_info), GFP_KERNEL);
  1205. if (!cfb)
  1206. return NULL;
  1207. cfb->id = id;
  1208. if (id == ID_CYBERPRO_5000)
  1209. cfb->ref_ps = 40690; /* 24.576 MHz */
  1210. else
  1211. cfb->ref_ps = 69842; /* 14.31818 MHz (69841?) */
  1212. cfb->divisors[0] = 1;
  1213. cfb->divisors[1] = 2;
  1214. cfb->divisors[2] = 4;
  1215. if (id == ID_CYBERPRO_2000)
  1216. cfb->divisors[3] = 8;
  1217. else
  1218. cfb->divisors[3] = 6;
  1219. strcpy(cfb->fb.fix.id, name);
  1220. cfb->fb.fix.type = FB_TYPE_PACKED_PIXELS;
  1221. cfb->fb.fix.type_aux = 0;
  1222. cfb->fb.fix.xpanstep = 0;
  1223. cfb->fb.fix.ypanstep = 1;
  1224. cfb->fb.fix.ywrapstep = 0;
  1225. switch (id) {
  1226. case ID_IGA_1682:
  1227. cfb->fb.fix.accel = 0;
  1228. break;
  1229. case ID_CYBERPRO_2000:
  1230. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2000;
  1231. break;
  1232. case ID_CYBERPRO_2010:
  1233. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER2010;
  1234. break;
  1235. case ID_CYBERPRO_5000:
  1236. cfb->fb.fix.accel = FB_ACCEL_IGS_CYBER5000;
  1237. break;
  1238. }
  1239. cfb->fb.var.nonstd = 0;
  1240. cfb->fb.var.activate = FB_ACTIVATE_NOW;
  1241. cfb->fb.var.height = -1;
  1242. cfb->fb.var.width = -1;
  1243. cfb->fb.var.accel_flags = FB_ACCELF_TEXT;
  1244. cfb->fb.fbops = &cyber2000fb_ops;
  1245. cfb->fb.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1246. cfb->fb.pseudo_palette = cfb->pseudo_palette;
  1247. spin_lock_init(&cfb->reg_b0_lock);
  1248. fb_alloc_cmap(&cfb->fb.cmap, NR_PALETTE, 0);
  1249. return cfb;
  1250. }
  1251. static void cyberpro_free_fb_info(struct cfb_info *cfb)
  1252. {
  1253. if (cfb) {
  1254. /*
  1255. * Free the colourmap
  1256. */
  1257. fb_alloc_cmap(&cfb->fb.cmap, 0, 0);
  1258. kfree(cfb);
  1259. }
  1260. }
  1261. /*
  1262. * Parse Cyber2000fb options. Usage:
  1263. * video=cyber2000:font:fontname
  1264. */
  1265. #ifndef MODULE
  1266. static int cyber2000fb_setup(char *options)
  1267. {
  1268. char *opt;
  1269. if (!options || !*options)
  1270. return 0;
  1271. while ((opt = strsep(&options, ",")) != NULL) {
  1272. if (!*opt)
  1273. continue;
  1274. if (strncmp(opt, "font:", 5) == 0) {
  1275. static char default_font_storage[40];
  1276. strscpy(default_font_storage, opt + 5,
  1277. sizeof(default_font_storage));
  1278. default_font = default_font_storage;
  1279. continue;
  1280. }
  1281. printk(KERN_ERR "CyberPro20x0: unknown parameter: %s\n", opt);
  1282. }
  1283. return 0;
  1284. }
  1285. #endif /* MODULE */
  1286. /*
  1287. * The CyberPro chips can be placed on many different bus types.
  1288. * This probe function is common to all bus types. The bus-specific
  1289. * probe function is expected to have:
  1290. * - enabled access to the linear memory region
  1291. * - memory mapped access to the registers
  1292. * - initialised mem_ctl1 and mem_ctl2 appropriately.
  1293. */
  1294. static int cyberpro_common_probe(struct cfb_info *cfb)
  1295. {
  1296. u_long smem_size;
  1297. u_int h_sync, v_sync;
  1298. int err;
  1299. cyberpro_init_hw(cfb);
  1300. /*
  1301. * Get the video RAM size and width from the VGA register.
  1302. * This should have been already initialised by the BIOS,
  1303. * but if it's garbage, claim default 1MB VRAM (woody)
  1304. */
  1305. cfb->mem_ctl1 = cyber2000_grphr(EXT_MEM_CTL1, cfb);
  1306. cfb->mem_ctl2 = cyber2000_grphr(EXT_MEM_CTL2, cfb);
  1307. /*
  1308. * Determine the size of the memory.
  1309. */
  1310. switch (cfb->mem_ctl2 & MEM_CTL2_SIZE_MASK) {
  1311. case MEM_CTL2_SIZE_4MB:
  1312. smem_size = 0x00400000;
  1313. break;
  1314. case MEM_CTL2_SIZE_2MB:
  1315. smem_size = 0x00200000;
  1316. break;
  1317. case MEM_CTL2_SIZE_1MB:
  1318. smem_size = 0x00100000;
  1319. break;
  1320. default:
  1321. smem_size = 0x00100000;
  1322. break;
  1323. }
  1324. cfb->fb.fix.smem_len = smem_size;
  1325. cfb->fb.fix.mmio_len = MMIO_SIZE;
  1326. cfb->fb.screen_base = cfb->region;
  1327. #ifdef CONFIG_FB_CYBER2000_DDC
  1328. if (cyber2000fb_setup_ddc_bus(cfb) == 0)
  1329. cfb->ddc_registered = true;
  1330. #endif
  1331. err = -EINVAL;
  1332. if (!fb_find_mode(&cfb->fb.var, &cfb->fb, NULL, NULL, 0,
  1333. &cyber2000fb_default_mode, 8)) {
  1334. printk(KERN_ERR "%s: no valid mode found\n", cfb->fb.fix.id);
  1335. goto failed;
  1336. }
  1337. cfb->fb.var.yres_virtual = cfb->fb.fix.smem_len * 8 /
  1338. (cfb->fb.var.bits_per_pixel * cfb->fb.var.xres_virtual);
  1339. if (cfb->fb.var.yres_virtual < cfb->fb.var.yres)
  1340. cfb->fb.var.yres_virtual = cfb->fb.var.yres;
  1341. /* fb_set_var(&cfb->fb.var, -1, &cfb->fb); */
  1342. /*
  1343. * Calculate the hsync and vsync frequencies. Note that
  1344. * we split the 1e12 constant up so that we can preserve
  1345. * the precision and fit the results into 32-bit registers.
  1346. * (1953125000 * 512 = 1e12)
  1347. */
  1348. h_sync = 1953125000 / cfb->fb.var.pixclock;
  1349. h_sync = h_sync * 512 / (cfb->fb.var.xres + cfb->fb.var.left_margin +
  1350. cfb->fb.var.right_margin + cfb->fb.var.hsync_len);
  1351. v_sync = h_sync / (cfb->fb.var.yres + cfb->fb.var.upper_margin +
  1352. cfb->fb.var.lower_margin + cfb->fb.var.vsync_len);
  1353. printk(KERN_INFO "%s: %dKiB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
  1354. cfb->fb.fix.id, cfb->fb.fix.smem_len >> 10,
  1355. cfb->fb.var.xres, cfb->fb.var.yres,
  1356. h_sync / 1000, h_sync % 1000, v_sync);
  1357. err = cyber2000fb_i2c_register(cfb);
  1358. if (err)
  1359. goto failed;
  1360. err = register_framebuffer(&cfb->fb);
  1361. if (err)
  1362. cyber2000fb_i2c_unregister(cfb);
  1363. failed:
  1364. #ifdef CONFIG_FB_CYBER2000_DDC
  1365. if (err && cfb->ddc_registered)
  1366. i2c_del_adapter(&cfb->ddc_adapter);
  1367. #endif
  1368. return err;
  1369. }
  1370. static void cyberpro_common_remove(struct cfb_info *cfb)
  1371. {
  1372. unregister_framebuffer(&cfb->fb);
  1373. #ifdef CONFIG_FB_CYBER2000_DDC
  1374. if (cfb->ddc_registered)
  1375. i2c_del_adapter(&cfb->ddc_adapter);
  1376. #endif
  1377. cyber2000fb_i2c_unregister(cfb);
  1378. }
  1379. static void cyberpro_common_resume(struct cfb_info *cfb)
  1380. {
  1381. cyberpro_init_hw(cfb);
  1382. /*
  1383. * Reprogram the MEM_CTL1 and MEM_CTL2 registers
  1384. */
  1385. cyber2000_grphw(EXT_MEM_CTL1, cfb->mem_ctl1, cfb);
  1386. cyber2000_grphw(EXT_MEM_CTL2, cfb->mem_ctl2, cfb);
  1387. /*
  1388. * Restore the old video mode and the palette.
  1389. * We also need to tell fbcon to redraw the console.
  1390. */
  1391. cyber2000fb_set_par(&cfb->fb);
  1392. }
  1393. /*
  1394. * We need to wake up the CyberPro, and make sure its in linear memory
  1395. * mode. Unfortunately, this is specific to the platform and card that
  1396. * we are running on.
  1397. *
  1398. * On x86 and ARM, should we be initialising the CyberPro first via the
  1399. * IO registers, and then the MMIO registers to catch all cases? Can we
  1400. * end up in the situation where the chip is in MMIO mode, but not awake
  1401. * on an x86 system?
  1402. */
  1403. static int cyberpro_pci_enable_mmio(struct cfb_info *cfb)
  1404. {
  1405. unsigned char val;
  1406. #if defined(__sparc_v9__)
  1407. #error "You lose, consult DaveM."
  1408. #elif defined(__sparc__)
  1409. /*
  1410. * SPARC does not have an "outb" instruction, so we generate
  1411. * I/O cycles storing into a reserved memory space at
  1412. * physical address 0x3000000
  1413. */
  1414. unsigned char __iomem *iop;
  1415. iop = ioremap(0x3000000, 0x5000);
  1416. if (iop == NULL) {
  1417. printk(KERN_ERR "iga5000: cannot map I/O\n");
  1418. return -ENOMEM;
  1419. }
  1420. writeb(0x18, iop + 0x46e8);
  1421. writeb(0x01, iop + 0x102);
  1422. writeb(0x08, iop + 0x46e8);
  1423. writeb(EXT_BIU_MISC, iop + 0x3ce);
  1424. writeb(EXT_BIU_MISC_LIN_ENABLE, iop + 0x3cf);
  1425. iounmap(iop);
  1426. #else
  1427. /*
  1428. * Most other machine types are "normal", so
  1429. * we use the standard IO-based wakeup.
  1430. */
  1431. outb(0x18, 0x46e8);
  1432. outb(0x01, 0x102);
  1433. outb(0x08, 0x46e8);
  1434. outb(EXT_BIU_MISC, 0x3ce);
  1435. outb(EXT_BIU_MISC_LIN_ENABLE, 0x3cf);
  1436. #endif
  1437. /*
  1438. * Allow the CyberPro to accept PCI burst accesses
  1439. */
  1440. if (cfb->id == ID_CYBERPRO_2010) {
  1441. printk(KERN_INFO "%s: NOT enabling PCI bursts\n",
  1442. cfb->fb.fix.id);
  1443. } else {
  1444. val = cyber2000_grphr(EXT_BUS_CTL, cfb);
  1445. if (!(val & EXT_BUS_CTL_PCIBURST_WRITE)) {
  1446. printk(KERN_INFO "%s: enabling PCI bursts\n",
  1447. cfb->fb.fix.id);
  1448. val |= EXT_BUS_CTL_PCIBURST_WRITE;
  1449. if (cfb->id == ID_CYBERPRO_5000)
  1450. val |= EXT_BUS_CTL_PCIBURST_READ;
  1451. cyber2000_grphw(EXT_BUS_CTL, val, cfb);
  1452. }
  1453. }
  1454. return 0;
  1455. }
  1456. static int cyberpro_pci_probe(struct pci_dev *dev,
  1457. const struct pci_device_id *id)
  1458. {
  1459. struct cfb_info *cfb;
  1460. char name[16];
  1461. int err;
  1462. sprintf(name, "CyberPro%4X", id->device);
  1463. err = aperture_remove_conflicting_pci_devices(dev, name);
  1464. if (err)
  1465. return err;
  1466. err = pci_enable_device(dev);
  1467. if (err)
  1468. return err;
  1469. err = -ENOMEM;
  1470. cfb = cyberpro_alloc_fb_info(id->driver_data, name);
  1471. if (!cfb)
  1472. goto failed_release;
  1473. err = pci_request_regions(dev, cfb->fb.fix.id);
  1474. if (err)
  1475. goto failed_regions;
  1476. cfb->irq = dev->irq;
  1477. cfb->region = pci_ioremap_bar(dev, 0);
  1478. if (!cfb->region) {
  1479. err = -ENOMEM;
  1480. goto failed_ioremap;
  1481. }
  1482. cfb->regs = cfb->region + MMIO_OFFSET;
  1483. cfb->fb.device = &dev->dev;
  1484. cfb->fb.fix.mmio_start = pci_resource_start(dev, 0) + MMIO_OFFSET;
  1485. cfb->fb.fix.smem_start = pci_resource_start(dev, 0);
  1486. /*
  1487. * Bring up the hardware. This is expected to enable access
  1488. * to the linear memory region, and allow access to the memory
  1489. * mapped registers. Also, mem_ctl1 and mem_ctl2 must be
  1490. * initialised.
  1491. */
  1492. err = cyberpro_pci_enable_mmio(cfb);
  1493. if (err)
  1494. goto failed;
  1495. /*
  1496. * Use MCLK from BIOS. FIXME: what about hotplug?
  1497. */
  1498. cfb->mclk_mult = cyber2000_grphr(EXT_MCLK_MULT, cfb);
  1499. cfb->mclk_div = cyber2000_grphr(EXT_MCLK_DIV, cfb);
  1500. #ifdef __arm__
  1501. /*
  1502. * MCLK on the NetWinder and the Shark is fixed at 75MHz
  1503. */
  1504. if (machine_is_netwinder()) {
  1505. cfb->mclk_mult = 0xdb;
  1506. cfb->mclk_div = 0x54;
  1507. }
  1508. #endif
  1509. err = cyberpro_common_probe(cfb);
  1510. if (err)
  1511. goto failed;
  1512. /*
  1513. * Our driver data
  1514. */
  1515. pci_set_drvdata(dev, cfb);
  1516. if (int_cfb_info == NULL)
  1517. int_cfb_info = cfb;
  1518. return 0;
  1519. failed:
  1520. iounmap(cfb->region);
  1521. failed_ioremap:
  1522. pci_release_regions(dev);
  1523. failed_regions:
  1524. cyberpro_free_fb_info(cfb);
  1525. failed_release:
  1526. pci_disable_device(dev);
  1527. return err;
  1528. }
  1529. static void cyberpro_pci_remove(struct pci_dev *dev)
  1530. {
  1531. struct cfb_info *cfb = pci_get_drvdata(dev);
  1532. if (cfb) {
  1533. cyberpro_common_remove(cfb);
  1534. iounmap(cfb->region);
  1535. cyberpro_free_fb_info(cfb);
  1536. if (cfb == int_cfb_info)
  1537. int_cfb_info = NULL;
  1538. pci_release_regions(dev);
  1539. pci_disable_device(dev);
  1540. }
  1541. }
  1542. static int __maybe_unused cyberpro_pci_suspend(struct device *dev)
  1543. {
  1544. return 0;
  1545. }
  1546. /*
  1547. * Re-initialise the CyberPro hardware
  1548. */
  1549. static int __maybe_unused cyberpro_pci_resume(struct device *dev)
  1550. {
  1551. struct cfb_info *cfb = dev_get_drvdata(dev);
  1552. if (cfb) {
  1553. cyberpro_pci_enable_mmio(cfb);
  1554. cyberpro_common_resume(cfb);
  1555. }
  1556. return 0;
  1557. }
  1558. static struct pci_device_id cyberpro_pci_table[] = {
  1559. /* Not yet
  1560. * { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_1682,
  1561. * PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_IGA_1682 },
  1562. */
  1563. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2000,
  1564. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2000 },
  1565. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_2010,
  1566. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_2010 },
  1567. { PCI_VENDOR_ID_INTERG, PCI_DEVICE_ID_INTERG_5000,
  1568. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_CYBERPRO_5000 },
  1569. { 0, }
  1570. };
  1571. MODULE_DEVICE_TABLE(pci, cyberpro_pci_table);
  1572. static SIMPLE_DEV_PM_OPS(cyberpro_pci_pm_ops,
  1573. cyberpro_pci_suspend,
  1574. cyberpro_pci_resume);
  1575. static struct pci_driver cyberpro_driver = {
  1576. .name = "CyberPro",
  1577. .probe = cyberpro_pci_probe,
  1578. .remove = cyberpro_pci_remove,
  1579. .driver.pm = &cyberpro_pci_pm_ops,
  1580. .id_table = cyberpro_pci_table
  1581. };
  1582. /*
  1583. * I don't think we can use the "module_init" stuff here because
  1584. * the fbcon stuff may not be initialised yet. Hence the #ifdef
  1585. * around module_init.
  1586. *
  1587. * Tony: "module_init" is now required
  1588. */
  1589. static int __init cyber2000fb_init(void)
  1590. {
  1591. int ret = -1, err;
  1592. #ifndef MODULE
  1593. char *option = NULL;
  1594. if (fb_get_options("cyber2000fb", &option))
  1595. return -ENODEV;
  1596. cyber2000fb_setup(option);
  1597. #endif
  1598. err = pci_register_driver(&cyberpro_driver);
  1599. if (!err)
  1600. ret = 0;
  1601. return ret ? err : 0;
  1602. }
  1603. module_init(cyber2000fb_init);
  1604. static void __exit cyberpro_exit(void)
  1605. {
  1606. pci_unregister_driver(&cyberpro_driver);
  1607. }
  1608. module_exit(cyberpro_exit);
  1609. MODULE_AUTHOR("Russell King");
  1610. MODULE_DESCRIPTION("CyberPro 2000, 2010 and 5000 framebuffer driver");
  1611. MODULE_LICENSE("GPL");