cg14.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* cg14.c: CGFOURTEEN frame buffer driver
  3. *
  4. * Copyright (C) 2003, 2006 David S. Miller ([email protected])
  5. * Copyright (C) 1996,1998 Jakub Jelinek ([email protected])
  6. * Copyright (C) 1995 Miguel de Icaza ([email protected])
  7. *
  8. * Driver layout based loosely on tgafb.c, see that file for credits.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/errno.h>
  13. #include <linux/string.h>
  14. #include <linux/delay.h>
  15. #include <linux/init.h>
  16. #include <linux/fb.h>
  17. #include <linux/mm.h>
  18. #include <linux/uaccess.h>
  19. #include <linux/of_device.h>
  20. #include <asm/io.h>
  21. #include <asm/fbio.h>
  22. #include "sbuslib.h"
  23. /*
  24. * Local functions.
  25. */
  26. static int cg14_setcolreg(unsigned, unsigned, unsigned, unsigned,
  27. unsigned, struct fb_info *);
  28. static int cg14_mmap(struct fb_info *, struct vm_area_struct *);
  29. static int cg14_ioctl(struct fb_info *, unsigned int, unsigned long);
  30. static int cg14_pan_display(struct fb_var_screeninfo *, struct fb_info *);
  31. /*
  32. * Frame buffer operations
  33. */
  34. static const struct fb_ops cg14_ops = {
  35. .owner = THIS_MODULE,
  36. .fb_setcolreg = cg14_setcolreg,
  37. .fb_pan_display = cg14_pan_display,
  38. .fb_fillrect = cfb_fillrect,
  39. .fb_copyarea = cfb_copyarea,
  40. .fb_imageblit = cfb_imageblit,
  41. .fb_mmap = cg14_mmap,
  42. .fb_ioctl = cg14_ioctl,
  43. #ifdef CONFIG_COMPAT
  44. .fb_compat_ioctl = sbusfb_compat_ioctl,
  45. #endif
  46. };
  47. #define CG14_MCR_INTENABLE_SHIFT 7
  48. #define CG14_MCR_INTENABLE_MASK 0x80
  49. #define CG14_MCR_VIDENABLE_SHIFT 6
  50. #define CG14_MCR_VIDENABLE_MASK 0x40
  51. #define CG14_MCR_PIXMODE_SHIFT 4
  52. #define CG14_MCR_PIXMODE_MASK 0x30
  53. #define CG14_MCR_TMR_SHIFT 2
  54. #define CG14_MCR_TMR_MASK 0x0c
  55. #define CG14_MCR_TMENABLE_SHIFT 1
  56. #define CG14_MCR_TMENABLE_MASK 0x02
  57. #define CG14_MCR_RESET_SHIFT 0
  58. #define CG14_MCR_RESET_MASK 0x01
  59. #define CG14_REV_REVISION_SHIFT 4
  60. #define CG14_REV_REVISION_MASK 0xf0
  61. #define CG14_REV_IMPL_SHIFT 0
  62. #define CG14_REV_IMPL_MASK 0x0f
  63. #define CG14_VBR_FRAMEBASE_SHIFT 12
  64. #define CG14_VBR_FRAMEBASE_MASK 0x00fff000
  65. #define CG14_VMCR1_SETUP_SHIFT 0
  66. #define CG14_VMCR1_SETUP_MASK 0x000001ff
  67. #define CG14_VMCR1_VCONFIG_SHIFT 9
  68. #define CG14_VMCR1_VCONFIG_MASK 0x00000e00
  69. #define CG14_VMCR2_REFRESH_SHIFT 0
  70. #define CG14_VMCR2_REFRESH_MASK 0x00000001
  71. #define CG14_VMCR2_TESTROWCNT_SHIFT 1
  72. #define CG14_VMCR2_TESTROWCNT_MASK 0x00000002
  73. #define CG14_VMCR2_FBCONFIG_SHIFT 2
  74. #define CG14_VMCR2_FBCONFIG_MASK 0x0000000c
  75. #define CG14_VCR_REFRESHREQ_SHIFT 0
  76. #define CG14_VCR_REFRESHREQ_MASK 0x000003ff
  77. #define CG14_VCR1_REFRESHENA_SHIFT 10
  78. #define CG14_VCR1_REFRESHENA_MASK 0x00000400
  79. #define CG14_VCA_CAD_SHIFT 0
  80. #define CG14_VCA_CAD_MASK 0x000003ff
  81. #define CG14_VCA_VERS_SHIFT 10
  82. #define CG14_VCA_VERS_MASK 0x00000c00
  83. #define CG14_VCA_RAMSPEED_SHIFT 12
  84. #define CG14_VCA_RAMSPEED_MASK 0x00001000
  85. #define CG14_VCA_8MB_SHIFT 13
  86. #define CG14_VCA_8MB_MASK 0x00002000
  87. #define CG14_MCR_PIXMODE_8 0
  88. #define CG14_MCR_PIXMODE_16 2
  89. #define CG14_MCR_PIXMODE_32 3
  90. struct cg14_regs{
  91. u8 mcr; /* Master Control Reg */
  92. u8 ppr; /* Packed Pixel Reg */
  93. u8 tms[2]; /* Test Mode Status Regs */
  94. u8 msr; /* Master Status Reg */
  95. u8 fsr; /* Fault Status Reg */
  96. u8 rev; /* Revision & Impl */
  97. u8 ccr; /* Clock Control Reg */
  98. u32 tmr; /* Test Mode Read Back */
  99. u8 mod; /* Monitor Operation Data Reg */
  100. u8 acr; /* Aux Control */
  101. u8 xxx0[6];
  102. u16 hct; /* Hor Counter */
  103. u16 vct; /* Vert Counter */
  104. u16 hbs; /* Hor Blank Start */
  105. u16 hbc; /* Hor Blank Clear */
  106. u16 hss; /* Hor Sync Start */
  107. u16 hsc; /* Hor Sync Clear */
  108. u16 csc; /* Composite Sync Clear */
  109. u16 vbs; /* Vert Blank Start */
  110. u16 vbc; /* Vert Blank Clear */
  111. u16 vss; /* Vert Sync Start */
  112. u16 vsc; /* Vert Sync Clear */
  113. u16 xcs;
  114. u16 xcc;
  115. u16 fsa; /* Fault Status Address */
  116. u16 adr; /* Address Registers */
  117. u8 xxx1[0xce];
  118. u8 pcg[0x100]; /* Pixel Clock Generator */
  119. u32 vbr; /* Frame Base Row */
  120. u32 vmcr; /* VBC Master Control */
  121. u32 vcr; /* VBC refresh */
  122. u32 vca; /* VBC Config */
  123. };
  124. #define CG14_CCR_ENABLE 0x04
  125. #define CG14_CCR_SELECT 0x02 /* HW/Full screen */
  126. struct cg14_cursor {
  127. u32 cpl0[32]; /* Enable plane 0 */
  128. u32 cpl1[32]; /* Color selection plane */
  129. u8 ccr; /* Cursor Control Reg */
  130. u8 xxx0[3];
  131. u16 cursx; /* Cursor x,y position */
  132. u16 cursy; /* Cursor x,y position */
  133. u32 color0;
  134. u32 color1;
  135. u32 xxx1[0x1bc];
  136. u32 cpl0i[32]; /* Enable plane 0 autoinc */
  137. u32 cpl1i[32]; /* Color selection autoinc */
  138. };
  139. struct cg14_dac {
  140. u8 addr; /* Address Register */
  141. u8 xxx0[255];
  142. u8 glut; /* Gamma table */
  143. u8 xxx1[255];
  144. u8 select; /* Register Select */
  145. u8 xxx2[255];
  146. u8 mode; /* Mode Register */
  147. };
  148. struct cg14_xlut{
  149. u8 x_xlut [256];
  150. u8 x_xlutd [256];
  151. u8 xxx0[0x600];
  152. u8 x_xlut_inc [256];
  153. u8 x_xlutd_inc [256];
  154. };
  155. /* Color look up table (clut) */
  156. /* Each one of these arrays hold the color lookup table (for 256
  157. * colors) for each MDI page (I assume then there should be 4 MDI
  158. * pages, I still wonder what they are. I have seen NeXTStep split
  159. * the screen in four parts, while operating in 24 bits mode. Each
  160. * integer holds 4 values: alpha value (transparency channel, thanks
  161. * go to John Stone ([email protected]) from OpenBSD), red, green and blue
  162. *
  163. * I currently use the clut instead of the Xlut
  164. */
  165. struct cg14_clut {
  166. u32 c_clut [256];
  167. u32 c_clutd [256]; /* i wonder what the 'd' is for */
  168. u32 c_clut_inc [256];
  169. u32 c_clutd_inc [256];
  170. };
  171. #define CG14_MMAP_ENTRIES 16
  172. struct cg14_par {
  173. spinlock_t lock;
  174. struct cg14_regs __iomem *regs;
  175. struct cg14_clut __iomem *clut;
  176. struct cg14_cursor __iomem *cursor;
  177. u32 flags;
  178. #define CG14_FLAG_BLANKED 0x00000001
  179. unsigned long iospace;
  180. struct sbus_mmap_map mmap_map[CG14_MMAP_ENTRIES];
  181. int mode;
  182. int ramsize;
  183. };
  184. static void __cg14_reset(struct cg14_par *par)
  185. {
  186. struct cg14_regs __iomem *regs = par->regs;
  187. u8 val;
  188. val = sbus_readb(&regs->mcr);
  189. val &= ~(CG14_MCR_PIXMODE_MASK);
  190. sbus_writeb(val, &regs->mcr);
  191. }
  192. static int cg14_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  193. {
  194. struct cg14_par *par = (struct cg14_par *) info->par;
  195. unsigned long flags;
  196. /* We just use this to catch switches out of
  197. * graphics mode.
  198. */
  199. spin_lock_irqsave(&par->lock, flags);
  200. __cg14_reset(par);
  201. spin_unlock_irqrestore(&par->lock, flags);
  202. if (var->xoffset || var->yoffset || var->vmode)
  203. return -EINVAL;
  204. return 0;
  205. }
  206. /**
  207. * cg14_setcolreg - Optional function. Sets a color register.
  208. * @regno: boolean, 0 copy local, 1 get_user() function
  209. * @red: frame buffer colormap structure
  210. * @green: The green value which can be up to 16 bits wide
  211. * @blue: The blue value which can be up to 16 bits wide.
  212. * @transp: If supported the alpha value which can be up to 16 bits wide.
  213. * @info: frame buffer info structure
  214. */
  215. static int cg14_setcolreg(unsigned regno,
  216. unsigned red, unsigned green, unsigned blue,
  217. unsigned transp, struct fb_info *info)
  218. {
  219. struct cg14_par *par = (struct cg14_par *) info->par;
  220. struct cg14_clut __iomem *clut = par->clut;
  221. unsigned long flags;
  222. u32 val;
  223. if (regno >= 256)
  224. return 1;
  225. red >>= 8;
  226. green >>= 8;
  227. blue >>= 8;
  228. val = (red | (green << 8) | (blue << 16));
  229. spin_lock_irqsave(&par->lock, flags);
  230. sbus_writel(val, &clut->c_clut[regno]);
  231. spin_unlock_irqrestore(&par->lock, flags);
  232. return 0;
  233. }
  234. static int cg14_mmap(struct fb_info *info, struct vm_area_struct *vma)
  235. {
  236. struct cg14_par *par = (struct cg14_par *) info->par;
  237. return sbusfb_mmap_helper(par->mmap_map,
  238. info->fix.smem_start, info->fix.smem_len,
  239. par->iospace, vma);
  240. }
  241. static int cg14_ioctl(struct fb_info *info, unsigned int cmd, unsigned long arg)
  242. {
  243. struct cg14_par *par = (struct cg14_par *) info->par;
  244. struct cg14_regs __iomem *regs = par->regs;
  245. struct mdi_cfginfo kmdi, __user *mdii;
  246. unsigned long flags;
  247. int cur_mode, mode, ret = 0;
  248. switch (cmd) {
  249. case MDI_RESET:
  250. spin_lock_irqsave(&par->lock, flags);
  251. __cg14_reset(par);
  252. spin_unlock_irqrestore(&par->lock, flags);
  253. break;
  254. case MDI_GET_CFGINFO:
  255. memset(&kmdi, 0, sizeof(kmdi));
  256. spin_lock_irqsave(&par->lock, flags);
  257. kmdi.mdi_type = FBTYPE_MDICOLOR;
  258. kmdi.mdi_height = info->var.yres;
  259. kmdi.mdi_width = info->var.xres;
  260. kmdi.mdi_mode = par->mode;
  261. kmdi.mdi_pixfreq = 72; /* FIXME */
  262. kmdi.mdi_size = par->ramsize;
  263. spin_unlock_irqrestore(&par->lock, flags);
  264. mdii = (struct mdi_cfginfo __user *) arg;
  265. if (copy_to_user(mdii, &kmdi, sizeof(kmdi)))
  266. ret = -EFAULT;
  267. break;
  268. case MDI_SET_PIXELMODE:
  269. if (get_user(mode, (int __user *) arg)) {
  270. ret = -EFAULT;
  271. break;
  272. }
  273. spin_lock_irqsave(&par->lock, flags);
  274. cur_mode = sbus_readb(&regs->mcr);
  275. cur_mode &= ~CG14_MCR_PIXMODE_MASK;
  276. switch(mode) {
  277. case MDI_32_PIX:
  278. cur_mode |= (CG14_MCR_PIXMODE_32 <<
  279. CG14_MCR_PIXMODE_SHIFT);
  280. break;
  281. case MDI_16_PIX:
  282. cur_mode |= (CG14_MCR_PIXMODE_16 <<
  283. CG14_MCR_PIXMODE_SHIFT);
  284. break;
  285. case MDI_8_PIX:
  286. break;
  287. default:
  288. ret = -ENOSYS;
  289. break;
  290. }
  291. if (!ret) {
  292. sbus_writeb(cur_mode, &regs->mcr);
  293. par->mode = mode;
  294. }
  295. spin_unlock_irqrestore(&par->lock, flags);
  296. break;
  297. default:
  298. ret = sbusfb_ioctl_helper(cmd, arg, info,
  299. FBTYPE_MDICOLOR, 8,
  300. info->fix.smem_len);
  301. break;
  302. }
  303. return ret;
  304. }
  305. /*
  306. * Initialisation
  307. */
  308. static void cg14_init_fix(struct fb_info *info, int linebytes,
  309. struct device_node *dp)
  310. {
  311. snprintf(info->fix.id, sizeof(info->fix.id), "%pOFn", dp);
  312. info->fix.type = FB_TYPE_PACKED_PIXELS;
  313. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  314. info->fix.line_length = linebytes;
  315. info->fix.accel = FB_ACCEL_SUN_CG14;
  316. }
  317. static struct sbus_mmap_map __cg14_mmap_map[CG14_MMAP_ENTRIES] = {
  318. {
  319. .voff = CG14_REGS,
  320. .poff = 0x80000000,
  321. .size = 0x1000
  322. },
  323. {
  324. .voff = CG14_XLUT,
  325. .poff = 0x80003000,
  326. .size = 0x1000
  327. },
  328. {
  329. .voff = CG14_CLUT1,
  330. .poff = 0x80004000,
  331. .size = 0x1000
  332. },
  333. {
  334. .voff = CG14_CLUT2,
  335. .poff = 0x80005000,
  336. .size = 0x1000
  337. },
  338. {
  339. .voff = CG14_CLUT3,
  340. .poff = 0x80006000,
  341. .size = 0x1000
  342. },
  343. {
  344. .voff = CG3_MMAP_OFFSET - 0x7000,
  345. .poff = 0x80000000,
  346. .size = 0x7000
  347. },
  348. {
  349. .voff = CG3_MMAP_OFFSET,
  350. .poff = 0x00000000,
  351. .size = SBUS_MMAP_FBSIZE(1)
  352. },
  353. {
  354. .voff = MDI_CURSOR_MAP,
  355. .poff = 0x80001000,
  356. .size = 0x1000
  357. },
  358. {
  359. .voff = MDI_CHUNKY_BGR_MAP,
  360. .poff = 0x01000000,
  361. .size = 0x400000
  362. },
  363. {
  364. .voff = MDI_PLANAR_X16_MAP,
  365. .poff = 0x02000000,
  366. .size = 0x200000
  367. },
  368. {
  369. .voff = MDI_PLANAR_C16_MAP,
  370. .poff = 0x02800000,
  371. .size = 0x200000
  372. },
  373. {
  374. .voff = MDI_PLANAR_X32_MAP,
  375. .poff = 0x03000000,
  376. .size = 0x100000
  377. },
  378. {
  379. .voff = MDI_PLANAR_B32_MAP,
  380. .poff = 0x03400000,
  381. .size = 0x100000
  382. },
  383. {
  384. .voff = MDI_PLANAR_G32_MAP,
  385. .poff = 0x03800000,
  386. .size = 0x100000
  387. },
  388. {
  389. .voff = MDI_PLANAR_R32_MAP,
  390. .poff = 0x03c00000,
  391. .size = 0x100000
  392. },
  393. { .size = 0 }
  394. };
  395. static void cg14_unmap_regs(struct platform_device *op, struct fb_info *info,
  396. struct cg14_par *par)
  397. {
  398. if (par->regs)
  399. of_iounmap(&op->resource[0],
  400. par->regs, sizeof(struct cg14_regs));
  401. if (par->clut)
  402. of_iounmap(&op->resource[0],
  403. par->clut, sizeof(struct cg14_clut));
  404. if (par->cursor)
  405. of_iounmap(&op->resource[0],
  406. par->cursor, sizeof(struct cg14_cursor));
  407. if (info->screen_base)
  408. of_iounmap(&op->resource[1],
  409. info->screen_base, info->fix.smem_len);
  410. }
  411. static int cg14_probe(struct platform_device *op)
  412. {
  413. struct device_node *dp = op->dev.of_node;
  414. struct fb_info *info;
  415. struct cg14_par *par;
  416. int is_8mb, linebytes, i, err;
  417. info = framebuffer_alloc(sizeof(struct cg14_par), &op->dev);
  418. err = -ENOMEM;
  419. if (!info)
  420. goto out_err;
  421. par = info->par;
  422. spin_lock_init(&par->lock);
  423. sbusfb_fill_var(&info->var, dp, 8);
  424. info->var.red.length = 8;
  425. info->var.green.length = 8;
  426. info->var.blue.length = 8;
  427. linebytes = of_getintprop_default(dp, "linebytes",
  428. info->var.xres);
  429. info->fix.smem_len = PAGE_ALIGN(linebytes * info->var.yres);
  430. if (of_node_name_eq(dp->parent, "sbus") ||
  431. of_node_name_eq(dp->parent, "sbi")) {
  432. info->fix.smem_start = op->resource[0].start;
  433. par->iospace = op->resource[0].flags & IORESOURCE_BITS;
  434. } else {
  435. info->fix.smem_start = op->resource[1].start;
  436. par->iospace = op->resource[0].flags & IORESOURCE_BITS;
  437. }
  438. par->regs = of_ioremap(&op->resource[0], 0,
  439. sizeof(struct cg14_regs), "cg14 regs");
  440. par->clut = of_ioremap(&op->resource[0], CG14_CLUT1,
  441. sizeof(struct cg14_clut), "cg14 clut");
  442. par->cursor = of_ioremap(&op->resource[0], CG14_CURSORREGS,
  443. sizeof(struct cg14_cursor), "cg14 cursor");
  444. info->screen_base = of_ioremap(&op->resource[1], 0,
  445. info->fix.smem_len, "cg14 ram");
  446. if (!par->regs || !par->clut || !par->cursor || !info->screen_base)
  447. goto out_unmap_regs;
  448. is_8mb = (resource_size(&op->resource[1]) == (8 * 1024 * 1024));
  449. BUILD_BUG_ON(sizeof(par->mmap_map) != sizeof(__cg14_mmap_map));
  450. memcpy(&par->mmap_map, &__cg14_mmap_map, sizeof(par->mmap_map));
  451. for (i = 0; i < CG14_MMAP_ENTRIES; i++) {
  452. struct sbus_mmap_map *map = &par->mmap_map[i];
  453. if (!map->size)
  454. break;
  455. if (map->poff & 0x80000000)
  456. map->poff = (map->poff & 0x7fffffff) +
  457. (op->resource[0].start -
  458. op->resource[1].start);
  459. if (is_8mb &&
  460. map->size >= 0x100000 &&
  461. map->size <= 0x400000)
  462. map->size *= 2;
  463. }
  464. par->mode = MDI_8_PIX;
  465. par->ramsize = (is_8mb ? 0x800000 : 0x400000);
  466. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  467. info->fbops = &cg14_ops;
  468. __cg14_reset(par);
  469. if (fb_alloc_cmap(&info->cmap, 256, 0))
  470. goto out_unmap_regs;
  471. fb_set_cmap(&info->cmap, info);
  472. cg14_init_fix(info, linebytes, dp);
  473. err = register_framebuffer(info);
  474. if (err < 0)
  475. goto out_dealloc_cmap;
  476. dev_set_drvdata(&op->dev, info);
  477. printk(KERN_INFO "%pOF: cgfourteen at %lx:%lx, %dMB\n",
  478. dp,
  479. par->iospace, info->fix.smem_start,
  480. par->ramsize >> 20);
  481. return 0;
  482. out_dealloc_cmap:
  483. fb_dealloc_cmap(&info->cmap);
  484. out_unmap_regs:
  485. cg14_unmap_regs(op, info, par);
  486. framebuffer_release(info);
  487. out_err:
  488. return err;
  489. }
  490. static int cg14_remove(struct platform_device *op)
  491. {
  492. struct fb_info *info = dev_get_drvdata(&op->dev);
  493. struct cg14_par *par = info->par;
  494. unregister_framebuffer(info);
  495. fb_dealloc_cmap(&info->cmap);
  496. cg14_unmap_regs(op, info, par);
  497. framebuffer_release(info);
  498. return 0;
  499. }
  500. static const struct of_device_id cg14_match[] = {
  501. {
  502. .name = "cgfourteen",
  503. },
  504. {},
  505. };
  506. MODULE_DEVICE_TABLE(of, cg14_match);
  507. static struct platform_driver cg14_driver = {
  508. .driver = {
  509. .name = "cg14",
  510. .of_match_table = cg14_match,
  511. },
  512. .probe = cg14_probe,
  513. .remove = cg14_remove,
  514. };
  515. static int __init cg14_init(void)
  516. {
  517. if (fb_get_options("cg14fb", NULL))
  518. return -ENODEV;
  519. return platform_driver_register(&cg14_driver);
  520. }
  521. static void __exit cg14_exit(void)
  522. {
  523. platform_driver_unregister(&cg14_driver);
  524. }
  525. module_init(cg14_init);
  526. module_exit(cg14_exit);
  527. MODULE_DESCRIPTION("framebuffer driver for CGfourteen chipsets");
  528. MODULE_AUTHOR("David S. Miller <[email protected]>");
  529. MODULE_VERSION("2.0");
  530. MODULE_LICENSE("GPL");